Apparatus, methods, and systems are disclosed, including those that are to prevent a bias voltage from rising to a higher level than a storage node voltage as the bias voltage transitions to a ground level. For example a first voltage generator may be utilized to generate a bias voltage to bias a transistor in a memory cell in a memory array. A second voltage generator may be utilized to generate an plate voltage. The memory cell may include a transistor on a substrate and a capacitor. The capacitor connects from a drain of the transistor to the plate voltage. The storage node voltage is located at the drain of the transistor. A power controller may provide an off signal to the first and second voltage generators. The bias voltage may then transition to ground from a voltage less than zero volts. The rate of the bias voltage rise to ground is such that the bias voltage is maintained at less than or equal to the storage node voltage during the transition time period.
|
8. A system comprising:
a memory array having a storage node associated with a storage node voltage;
a first voltage generator capable of setting a bias voltage at a level below the storage node voltage;
a second voltage generator to generate a plate voltage; and
a power controller for providing a signal to the first and second voltage generators wherein the bias voltage rises from a voltage less than a reference voltage to a voltage less than the storage node voltage, such that the bias voltage is maintained at less than or equal to the storage node voltage, at least partially in response to the apparatus entering into a selected power mode.
12. A method comprising:
providing a signal to a bias voltage generator in a memory circuit, the bias voltage generator to generate a bias voltage;
providing the signal to a plate voltage generator, the plate voltage generator to generate a plate voltage;
setting the plate voltage to a voltage level higher than half a supply voltage of the memory circuit; and
raising the bias voltage from a voltage less than a reference voltage to a voltage less than a storage node voltage associated with the plate voltage, such that the bias voltage is maintained at less than or equal to the storage node voltage, at least partially in response to the apparatus entering into a selected power mode.
1. An apparatus comprising:
a first voltage generator to generate a bias voltage;
a second voltage generator to generate a plate voltage;
a memory cell comprising a transistor and a capacitor, the capacitor connected from a drain of the transistor to the plate voltage, the memory cell having a storage node associated with a storage node voltage at the drain of the transistor; and
a power controller for providing an off signal to the first and second voltage generators wherein the bias voltage rises from a voltage less than a reference voltage to a voltage less than the storage node voltage, such that the bias voltage is maintained at less than or equal to the storage node voltage, at least partially in response to the apparatus entering into a power off mode.
2. The apparatus of
3. The apparatus of
4. The apparatus of
5. The apparatus of
6. The apparatus of
9. The system of
10. The system of
11. The system of
14. The method of
controlling a rate at which the bias voltage rises to the reference voltage.
15. The method of
|
This application is a divisional application of U.S. application Ser. No. 11/936,628 filed on 7 Nov. 2007 now U.S. Pat. No. 7,656,720, which application is incorporated herein by reference in its entirety.
Dynamic random access memory (DRAM) is a type of random access memory that may be constructed to store each bit of data in a separate capacitor within an integrated circuit. The charge on the capacitor is typically refreshed to maintain the data, since real capacitors leak charge.
DRAM may be arranged in a rectangular array of cells, with one capacitor and one or more transistors per cell. A read operation proceeds as follows: the row of the selected cell is activated, turning on the transistors and connecting the capacitors of that row to sense lines. The sense lines lead to the sense amplifiers, which distinguish signals that represent a stored 0 or 1. The amplified value from the appropriate column is then selected and connected to the output. At the end of a read cycle, the row values are restored to the capacitors, depleted during the read operation. During a write to a particular cell, the entire row is read out, one value is changed, and then the entire row is written back in. Thus, a write operation is accomplished by activating the row and connecting the values to be written to the sense lines, which charges the capacitors in that row to the desired values.
Typically, manufacturers specify that each row should be refreshed every 64 milliseconds (ms) or less, according to various Solid State Technology Association (formerly known as Joint Electron Device Engineering Council (JEDEC)) standards. Refresh logic is commonly used with DRAMs to automate the periodic refresh. Some systems refresh every row in a tight loop that occurs once every 64 ms. Other systems refresh one row at a time—for example, a system with 213=8192 rows might refresh memory at a rate of one row every 7.8 microseconds (μs) (64 ms/8192 rows).
Here, each DRAM cell comprises a transistor 210 and a capacitor 240. A bias voltage VBB is applied to the transistors 210 and a plate voltage, AVC2, is provided to the capacitors 240. A read operation proceeds as follows: the row of the selected cell is activated by setting the Row Select output high for a selected row of DRAM cells, turning on the transistors, and connecting the capacitors of that row to the Data Select lines. The Data Select lines lead to sense amplifiers (not shown) that distinguish signals representing a stored 0 or 1. At the end of a read cycle, the row values are restored to the capacitors 240, depleted during the read operation. A write operation is accomplished by activating the desired row and connecting the values to be written to the data select lines, charging the capacitors 240 to the desired values.
In low-power data retention mode, a power-off scheme may be employed between burst-refresh intervals to reduce the current consumed, and to improve refresh characteristics. This is done by stopping internal voltage generators, and selecting predetermined dc values.
As the power-off mode is initiated to turn off all internal power generators, at a sub-micron device level, the inventors have discovered that memory may become sensitive to minority carrier leakage. Typically, if a lower plate voltage and digit line voltage are used that are slightly less than half the supply voltage, margin may be improved. Margin may be characterized as the retention ability of the storage node. As margin improves, the timed refresh cycles do not need to occur as frequently. Margin will improve as minority carrier leakage is reduced. In addition, the inventors have noticed that minority carrier leakage sensitivity may increase because the plate voltage and the digit line voltage are set close to half of the supply voltage. Even if a level of half the supply voltage is employed for plate and digit line voltages, plate noise does not seem to disappear completely during active operation. So, even if the plate voltage level is fixed to half the supply voltage level in the power-off mode, many storage-nodes in the array might have negative voltages. Although the negative storage node voltage might be in the range of 100 millivolts, refresh characteristics in a sub-micron device would still be decreased due to minority carrier leakage.
Due to a tight, active pre-charge cycle and EQ (equilibrium) operation, the plate voltage and digit line voltages become close to half the supply voltage during the burst-refresh cycle. The EQ operation equilibrates the digit lines. Currently, plate voltages and digit line voltages are trimmed to lower than half the supply voltage level. The short EQ operation time period does not allow enough time to equilibrate the digit lines back to the trimmed voltage level (lower than half the supply voltage). Instead, the digit lines are equilibrated to half the supply voltage level. As the power-off mode is entered, the plate voltage and digit line voltages toggle to a voltage level lower than half of the supply voltage (e.g., to the trimmed voltage level). As a result, plate-bump may occur, shifting the storage node voltage down by the same voltage level. Also, during power-off mode, the bias voltage generator may be stopped to reduce current, while the bias voltage is set to ground or zero volts to improve refresh characteristics. The inventors have found that when the bias voltage is greater than the storage node voltage located at the drain of the transistor, minority carrier leakage may occur.
As illustrated in
As seen in
A power controller 680 may provide an off signal 685 to the digit line voltage generator 670, bias voltage generator 650 and plate voltage generator 660. The bias voltage 655 may rise from a voltage less than zero volts to zero volts at a first rate when the power controller 680 provides the off signal to the bias voltage generator 650. The bias voltage 655 first rate of transition should be at a slope that maintains the bias voltage at less than or equal to the storage node voltage to minimize the opportunity for minority current leakage. The bias voltage 655 may be adjusted to a ground level by a voltage regulator in bias generator 650, comprising a timing circuit to generate a desired voltage transition rate for the bias voltage 655.
A power controller 880 may provide a generator off signal 885 to the digit line voltage generator 870, bias voltage generator 850, and plate voltage generator 860. A ground clamp 851 is connected to the output from the bias voltage generator 850 and is used to clamp the bias voltage 855 to ground. A time delay 853 may be used to delay the time at which the ground clamp 851 clamps the bias voltage 855 to ground, thus allowing the storage node voltage to transition to ground prior to clamping the bias voltage 855 to ground. In addition, to slow the rate of the bias voltage 855 transition to ground prior to clamping the voltage; one or more capacitors 857 may be connected to the output of the bias voltage generator 850.
Power off self refresh state machine 1420 determines the state of DRAM system 1400. In the power off self refresh state, burst refresh will be utilized to refresh memory array 1410 and power supply 1450 will then power down. In the power off self refresh or sleep state, the DRAM system 1400 may be more prone to minority carrier leakage. The power-off timer 1430 controls how long the power supply 1450 will remain off in the power off self refresh state. The power controller 1440 controls power supply 1450 and may also provide the plate voltage set-point control 1340 discussed in
Personal computer 1520 further includes hard disk drive 1539, magnetic disk drive 1528 for reading from and writing to a removable magnetic disk 1529, and optical disk drive 1530 for reading from and writing to a removable optical disk 1531 such as a CD-ROM (compact disc-read only memory), DVD (digital video disc) or other optical medium. Hard disk drive 1539, magnetic disk drive 1528, and optical disk drive 1530 are connected to system bus 1523 by a hard-disk drive interface 1532, a magnetic-disk drive interface 1533, and an optical-drive interface 1534, respectively. The drives and their associated computer-readable media provide nonvolatile storage of computer-readable instructions, data structures, program modules and other data for personal computer 1520. Although the environment described herein employs a hard disk drive 1539, a removable magnetic disk 1529 and a removable optical disk 1531, those skilled in the art will appreciate that other types of computer-readable media that may store data accessible by a computer may also be used in the operating environment. Such media may include magnetic cassettes, flash-memory cards, DVD, Bernoulli cartridges, RAMs (random access memory), ROMs, and the like.
Program modules may be stored on the hard disk drive 1539, magnetic disk 1529, optical disk 1531, ROM 1524 and RAM 1525. Program modules may include operating system 1535, one or more application programs 1536, other program modules 1537, and program data 1538. A user may enter commands and information into personal computer 1520 through input devices such as a keyboard 1540 and a pointing device 1542. Other input devices (not shown) may include a microphone, joystick, game pad, satellite dish, scanner, or the like. These and other input devices are often connected to the processing unit 1521 through a serial-port interface 1546 (e.g., universal serial bus (USB)) coupled to system bus 1523, but they may be connected through other interfaces not shown in
Personal computer 1520 may operate in a networked environment using logical connections to one or more remote computers such as remote computer 1549. Remote computer 1549 may be another personal computer, a server, a router, a network PC, a peer device, or other common network node. It typically includes many or all of the components described above in connection with personal computer 1520; however, only a remote storage device 1550 is illustrated in
When placed in a LAN networking environment, personal computer 1520 connects to LAN 1551 through a network interface or adapter 1553. When used in a WAN networking environment such as the Internet, personal computer 1520 typically includes modem 1554 or other means for establishing communications over WAN 1552. Modem 1554 may be internal or external to personal computer 1520, and it may connect to system bus 1523 via serial-port interface 1546. In a networked environment, program modules, such as those comprising Microsoft® Word, which are depicted as residing within personal computer 1520 or portions thereof, may be stored in remote storage device 1550. Of course, the network connections shown are illustrative, and other means of establishing a communications link between the computers may be substituted.
An imager 1501 may be connected to system bus 1523. Embodiments of the invention may be operated by personal computer 1520. Embodiments of the invention may also be incorporated into imager 1501. For example bias controllers 600, 800, 1100 or 1300 may be utilized to minimize or eliminate the affects of minority carrier leakage.
The Abstract of the Disclosure is provided to comply with 37 C.F.R. §1.72(b) requiring an abstract that will allow the reader to quickly ascertain the nature of the technical disclosure. It is submitted with the understanding that it will not be used to interpret or limit the scope or meaning of the claims. The above description and figures illustrate embodiments of the invention to enable those skilled in the art to practice the embodiments of the invention. Thus the following claims are hereby incorporated into the Detailed Description, with each claim standing on its own as a separate embodiment.
Ito, Yutaka, Drexler, Adrian J., Jones, Brandi M.
Patent | Priority | Assignee | Title |
8437195, | Nov 07 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Power-off apparatus, systems, and methods |
Patent | Priority | Assignee | Title |
5365487, | Mar 24 1992 | Texas Instruments Incorporated | DRAM power management with self-refresh |
5798976, | Dec 18 1995 | Renesas Electronics Corporation | Semiconductor memory device with reduced current consumption in data holding mode |
5953246, | Jan 05 1995 | Kabushiki Kaisha Toshiba | Semiconductor memory device such as a DRAM capable of holding data without refresh |
6246625, | Jun 02 1994 | VACHELLIA, LLC | Semiconductor integrated circuit device having hierarchical power source arrangement |
6519191, | Oct 28 1999 | Renesas Electronics Corporation | Semiconductor integrated circuit device having an internal voltage generation circuit layout easily adaptable to change in specification |
6990031, | Sep 03 2001 | Longitude Licensing Limited | Semiconductor memory device control method and semiconductor memory device |
6992946, | Jan 30 2003 | Renesas Technology Corp. | Semiconductor device with reduced current consumption in standby state |
7656720, | Nov 07 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Power-off apparatus, systems, and methods |
20090116328, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 02 2010 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 043079 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 038954 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038669 | /0001 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 047243 | /0001 | |
Jul 03 2018 | MICRON SEMICONDUCTOR PRODUCTS, INC | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 03 2018 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | MICRON SEMICONDUCTOR PRODUCTS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050937 | /0001 |
Date | Maintenance Fee Events |
Apr 14 2011 | ASPN: Payor Number Assigned. |
Oct 15 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 25 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Nov 01 2022 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
May 10 2014 | 4 years fee payment window open |
Nov 10 2014 | 6 months grace period start (w surcharge) |
May 10 2015 | patent expiry (for year 4) |
May 10 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 10 2018 | 8 years fee payment window open |
Nov 10 2018 | 6 months grace period start (w surcharge) |
May 10 2019 | patent expiry (for year 8) |
May 10 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 10 2022 | 12 years fee payment window open |
Nov 10 2022 | 6 months grace period start (w surcharge) |
May 10 2023 | patent expiry (for year 12) |
May 10 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |