A method of manufacture of a base package system includes: forming a substrate strip assembly including: providing a substrate strip having ball lands, mounting an integrated circuit on the substrate strip, and molding a finger structure, having a knuckle region, on the integrated circuit; and singulating a substrate from the substrate strip assembly.
|
11. A base package system comprising:
a substrate having ball lands;
an integrated circuit mounted on the substrate; and
a molded package body, having a planar top surface across the entire molded package body and a knuckle region near the central region of the substrate with an expanded dimension between sides of the molded package body as compared to regions away from the central region of the substrate, on the integrated circuit.
1. A method of manufacture of a base package system comprising:
forming a substrate strip assembly including:
providing a substrate strip having ball lands,
mounting an integrated circuit on the substrate strip, and
molding a finger structure for forming a molded package body, having a planar top surface across the entire molded package body and a knuckle region near the central region of the substrate with an expanded dimension between sides of the molded package body as compared to regions away from the central region of the substrate, on the integrated circuit; and
singulating a substrate from the substrate strip assembly.
6. A method of manufacture of a base package system comprising:
forming a substrate strip assembly including:
providing a substrate strip having ball lands including coupling a system interconnect to the ball lands through the substrate strip,
mounting an integrated circuit on the substrate strip including coupling, by an electrical interconnect, the integrated circuit, the system interconnect, the ball lands, or a combination thereof, and
molding a finger structure for forming a molded package body, having a planar top surface across the entire top surface of a molded package body and a knuckle region near the central region of the substrate with an expanded dimension between sides of the molded package body as compared to regions away from the central region of the substrate, on the integrated circuit including encapsulating a bonding pad coupled to the electrical interconnect; and
singulating a substrate from the substrate strip assembly including sawing or shearing a first dimension of the finger structure for forming the molded package body.
2. The method as claimed in
3. The method as claimed in
positioning contact arrays on the substrate strip; and
providing a vertical singulation channel and a horizontal singulation channel between the contact arrays.
4. The method as claimed in
5. The method as claimed in
7. The method as claimed in
8. The method as claimed in
positioning contact arrays on the substrate strip including positioning by a column space and a row space the ball lands; and
providing a vertical singulation channel and a horizontal singulation channel between the contact arrays including cutting a first dimension of the finger structure through the vertical singulation channel or the horizontal singulation channel.
9. The method as claimed in
10. The method as claimed in
13. The system as claimed in
14. The system as claimed in
15. The system as claimed in
16. The system as claimed in
a system interconnect coupled to the ball lands through the substrate; and
an electrical interconnect between the integrated circuit and a bonding pad for coupling the system interconnect, the ball lands, or a combination thereof.
17. The system as claimed in
18. The system as claimed in
19. The system as claimed in
20. The system as claimed in
|
The present invention relates generally to integrated circuit packaging, and more particularly to a system for a base package for package on package stacking.
Modern consumer electronics, such as smart phones, personal digital assistants, and location based services devices, as well as enterprise electronics, such as servers and storage arrays, are packing more integrated circuits into an ever shrinking physical space with expectations for decreasing cost. Many technologies have been developed to meet these requirements. Some of the research and development strategies focus on new package technologies while others focus on improving the existing and mature package technologies. Research and development in the existing package technologies may embody a number of different directions.
One proven way to reduce cost is to use package technologies with existing manufacturing methods and equipments. Unfortunately, the reuse of existing manufacturing processes does not typically result in the reduction of package dimensions.
In response to the demands for improved packaging, many innovative package designs have been brought to market. The multi-chip module has achieved a prominent role in reducing the board space used by modern electronics. However, multi-chip modules, whether vertically or horizontally arranged, can also present problems because they usually must be assembled before the component chips and chip connections can be tested. When die are mounted and connected to a substrate, the die and connections can be tested, and only known-good-die (“KGD”) free of defects are then assembled into larger circuits.
Other assembly and manufacturing defects may be encountered when the substrate has a package molding compound applied or when the individual devices are singulated from a larger strip containing multiple devices. In some cases, the package molding compound may become extruded onto the surface of the substrate beyond the intended profile. This may contaminate electrical contacts intended for further assembly or test. There may also be complications during the singulation process that can cause a delamination of the package molding compound from the die surface. The delamination can cause the electrical connections between the die and the substrate to break.
Several packaging techniques may stack multiple integrated circuit dice in a single package or form a package-in-package (PIP) stack or a combination thereof. Other approaches include package level stacking or package-on-package (POP). These techniques include stacking of two or more packages to form a single device. Assembly process yields are less of an issue since each package can be tested prior to assembly, allowing KGD to be used in assembling the stack. However, stacking integrated devices, package-in-package, package-on-package, or combinations thereof have assembly process difficulties caused by some packages having contamination on the electrical connections or broken electrical connections due to singulation stresses and delamination.
Thus, a need still remains for a base package system for integrated circuit package stacking providing low cost manufacturing, improved yields, reduction of integrated circuit package dimensions, and flexible integration configurations. In view of the ever-increasing commercial competitive pressures, along with growing consumer expectations and the diminishing opportunities for meaningful product differentiation in the marketplace, it is critical that answers be found for these problems. Additionally, the need to save costs, improve efficiencies and performance, and meet competitive pressures, adds an even greater urgency to the critical necessity for finding answers to these problems.
Solutions to these problems have been long sought but prior developments have not taught or suggested any solutions and, thus, solutions to these problems have long eluded those skilled in the art.
The present invention provides a method of manufacture of a base package system including: forming a substrate strip assembly includes: providing a substrate strip having ball lands, mounting an integrated circuit on the substrate strip, and molding a finger structure, having a knuckle region, on the integrated circuit; and singulating a substrate from the substrate strip assembly.
The present invention provides a base package system including: a substrate having ball lands; an integrated circuit mounted on the substrate; and a molded package body, having a knuckle region, on the integrated circuit.
Certain embodiments of the invention have other aspects in addition to or in place of those mentioned above. The aspects will become apparent to those skilled in the art from a reading of the following detailed description when taken with reference to the accompanying drawings.
The following embodiments are described in sufficient detail to enable those skilled in the art to make and use the invention. It is to be understood that other embodiments would be evident based on the present disclosure, and that process or mechanical changes may be made without departing from the scope of the present invention.
In the following description, numerous specific details are given to provide a thorough understanding of the invention. However, it will be apparent that the invention may be practiced without these specific details. In order to avoid obscuring the present invention, some well-known circuits, system configurations, and process steps are not disclosed in detail. Likewise, the drawings showing embodiments of the system are semi-diagrammatic and not to scale and, particularly, some of the dimensions are for the clarity of presentation and are shown greatly exaggerated in the drawing FIGs. Where multiple embodiments are disclosed and described, having some features in common, for clarity and ease of illustration, description, and comprehension thereof, similar and like features one to another will ordinarily be described with like reference numerals.
For expository purposes, the term “horizontal” as used herein is defined as a plane parallel to the plane or surface of the long dimension of a substrate strip, regardless of its orientation. The term “vertical” refers to a direction perpendicular to the horizontal as just defined. Terms, such as “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “upper”, “over”, and “under”, are defined with respect to the horizontal plane. The term “on” means there is direct contact among elements. The term “processing” as used herein includes stamping, forging, patterning, exposure, development, etching, cleaning, and/or removal of the material or laser trimming as required in forming a described structure.
Referring now to
A transition region 112, such as a slope between the first dimension 108 and the second dimension 110, may form the molded package body 106. The area of the molded package body 106 that includes the second dimension 110 and the transition region 112 on either side near the central region of the substrate 102 may be called a knuckle region 114. The molded package body 106 has a planar top surface 115 across the entire molded package body 106. The knuckle region 114 has an expanded dimension between the sides of the molded package body 106 as compared to regions away from the central region of the substrate 102. The knuckle region 114 of the molded package body 106 is molded over and on an integrated circuit (not shown). An orientation indicator 116 may be used during the assembly process to identify the pin numbers of the ball lands 104.
The ball lands 104 may be formed in a contact array 118. The contact array 118 may be positioned adjacent to the boundary of the molded package body 106. The shape and position of the contact array 118 is an example only and the actual shape and position may differ. More than one of the contact array 118 may be present on the substrate 102. The contact array 118 may contain a different number of the ball lands 104 than is shown.
It has been discovered that the transition region 112, when properly designed, may eliminate the occurrence of contamination of the ball lands 104 due to flash from the molding process. Flash may be caused when a molten liquid epoxy molding compound seeps between a mold chase and the substrate 102, forming a solid contaminant on or near the ball lands 104. The transition region 112 may provide a reduction in pressure and temperature in the epoxy molding compound as the molten liquid epoxy molding compound flows from the first dimension 108 to the second dimension 110. The cooling of the molten liquid epoxy molding compound causes it to solidify at the mold boundary and provide a seal that prevents the flash formation.
It has been further discovered that the transition region 112, when properly designed may eliminate the occurrence of delamination, between the molded package body 106 and the integrated circuit (not shown) that is mounted on the substrate 102, during the singulation process. The stress caused by the sawing or shearing may be redirected and diffused in the transition region 112. This redirection and diffusion may reduce the forces, applied to the interface between the molded package body 106 and the integrated circuit (not shown), to a level that can not cause delamination damage.
A section line 4-4 may indicate the position and direction of view for the cross-sectional view of
Referring now to
A relief region 208 may be machined adjoining the chase sealing region 206. The relief region 208 may have an elevation recess on the order of 10 μm from the chase sealing region 206. The relief region 208 may allow a slight cooling to occur when an epoxy molding compound is pressed into the finger mold cavity 202. A chase body 210, that is coplanar with the chase sealing region 206, may provide a vent (not shown) for the exhaust of air that may be trapped when the finger mold chase 200 is pressed against a substrate strip (not shown).
The shape of the finger mold cavity 202 is an example only and the shape may be different if a different number of the base package systems 100 are to be formed. The common characteristic is a finger width 212 and a knuckle width 214 in the finger mold cavity 202 that may form the first dimension 108, of
Referring now to
A connection angle 308 may be formed between the cover dimension 302 and the finger length 304. The connection angle 308 may be in the range of greater than 0 to less than 90 degrees and is nominally in the range of 25 to 35 degrees. The connection angle 308 provides the distribution of forces that may be applied during the singulation process. As the force is distributed over a larger area, its magnitude is reduced below the level that may cause delamination between the molded package body 106 and the circuits (not shown) that may be mounted on the substrate 102.
It has been discovered that the connection angle 308 while set to the nominal angle provides an optimal redistribution of the forces developed during the singulation process. Either a lesser angle or a greater angle may provide less protection from delamination. It was also discovered that the connection angle 308 may be changed in order to minimize warping of the substrate 102.
The ball lands 104 positioned around the molded package body 106 may be have a column space 310 and a row space 312 that provide sufficient spacing for coupling a ball grid array (not shown) over the molded package body 106. While the preferred embodiment may couple to the ball grid array, other devices may be configured for attachment as well. Those devices may include the ball grid array, discrete components, leaded packages, or a combination thereof.
Referring now to
While the integrated circuit 402 is shown to be a wire bond type, this is an example only and a flip chip integrated circuit or a stack of multiple integrated circuits may be mounted on the substrate 102. The number and position of the system interconnects 410 is an example also and may differ.
Referring now to
The instances of the substrate 102 formed on the substrate strip 502 may be arranged in order to provide a vertical singulation channel 508 and a horizontal singulation channel 510. The instances of the substrate 102 may be separated from the substrate strip 502 during the singulation process. The separation of the substrate strip 502 may be performed by using a shear (not shown) or a saw (not shown).
Referring now to
The singulation of the substrates 102 from the substrate strip assembly 600 may occur on the vertical singulation channel 508 and the horizontal singulation channel 510. At least one of the vertical singulation channel 508 or the horizontal singulation channel 510 will pass through the area of the long finger structure 602 having the first dimension 108. The reduced amount of the molded package body 106 may allow a longer useful life of the singulation saw or shear.
Referring now to
The molded package body 106 of this embodiment may have the connection angle 308, of
The transition region 112, such as a slope between the first dimension 108 and the second dimension 110, may form the molded package body 106. The area of the molded package body 106 that includes the second dimension 110 and the transition region 112 on either side may be called the knuckle region 114. The knuckle region 114 of the molded package body 106 is molded over and on the integrated circuit (not shown). The orientation indicator 116 may be used during the assembly process to identify the pin numbers of the ball lands 104.
The ball lands 104 may be formed in the contact array 118. The contact array 118 may be positioned adjacent to the boundary of the molded package body 106. The shape and position of the contact array 118 is an example only and the actual shape and position may differ. More than one of the contact array 118 may be present on the substrate 102. The contact array 118 may contain a different number of the ball lands 104 than is shown.
Referring now to
The molded package body 106 of this embodiment may have the connection angle 308, of
The transition region 112, such as a slope between the first dimension 108 and the second dimension 110, may form the molded package body 106. The area of the molded package body 106 that includes the second dimension 110 and the transition region 112 on either side may be called the knuckle region 114. The knuckle region 114 of the molded package body 106 is molded over and on the integrated circuit (not shown). The orientation indicator 116 may be used during the assembly process to identify the pin numbers of the ball lands 104.
The ball lands 104 may be formed in the contact array 118. The contact array 118 may be positioned adjacent to the boundary of the molded package body 106. The shape and position of the contact array 118 is an example only and the actual shape and position may differ. More than one of the contact array 118 may be present on the substrate 102. The contact array 118 may contain a different number of the ball lands 104 than is shown.
Referring now to
In greater detail, a method to manufacture the base package system, in a further embodiment of the present invention, is performed as follows:
It has been discovered that the present invention thus has numerous aspects.
A principle aspect that has been unexpectedly discovered is that the present invention may prevent the formation of flash during the molding process.
Another aspect is that the transition region between the first dimension and the second dimension may redirect and reduce the forces that may cause delamination between the molded package body and the integrated circuit during singulation.
Yet another important aspect of the present invention is that it valuably supports and services the historical trend of reducing costs, simplifying systems, and increasing performance.
These and other valuable aspects of the present invention consequently further the state of the technology to at least the next level.
Thus, it has been discovered that the base package system of the present invention furnishes important and heretofore unknown and unavailable solutions, capabilities, and functional aspects for manufacturing the base package system for package-on-package development. The resulting processes and configurations are straightforward, cost-effective, uncomplicated, highly versatile and effective, can be surprisingly and unobviously implemented by adapting known technologies, and are thus readily suited for efficiently and economically manufacturing high density integrated circuit devices fully compatible with conventional manufacturing processes and technologies.
While the invention has been described in conjunction with a specific best mode, it is to be understood that many alternatives, modifications, and variations will be apparent to those skilled in the art in light of the aforegoing description. Accordingly, it is intended to embrace all such alternatives, modifications, and variations that fall within the scope of the included claims. All matters hithertofore set forth herein or shown in the accompanying drawings are to be interpreted in an illustrative and non-limiting sense.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
4946633, | Apr 27 1987 | Renesas Technology Corp | Method of producing semiconductor devices |
5535101, | Nov 03 1992 | NXP, B V F K A FREESCALE SEMICONDUCTOR, INC | Leadless integrated circuit package |
5708300, | Sep 05 1995 | Motorola, Inc | Semiconductor device having contoured package body profile |
6177724, | May 13 1999 | Renesas Electronics Corporation | Semiconductor device |
6262490, | Nov 05 1999 | Advanced Semiconductor Engineering, Inc. | Substrate strip for use in packaging semiconductor chips |
6338813, | Oct 15 1999 | Advanced Semiconductor Engineering, Inc. | Molding method for BGA semiconductor chip package |
6395159, | Aug 29 1997 | NGK SPARK PLUG CO , LTD | Oxygen sensor |
6396159, | Jun 27 1997 | NEC Electronics Corporation | Semiconductor device |
6515356, | May 07 1999 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Semiconductor package and method for fabricating the same |
6552428, | Oct 12 1999 | Siliconware Precision Industries Co., Ltd. | Semiconductor package having an exposed heat spreader |
6717279, | Mar 06 2001 | Renesas Electronics Corporation | Semiconductor device with recessed portion in the molding resin |
6798049, | Aug 24 1999 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Semiconductor package and method for fabricating the same |
6867487, | Oct 18 2001 | Siliconware Precision Industries Co., Ltd. | Flash-preventing semiconductor package |
6916683, | May 11 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of fabricating a molded ball grid array |
7009293, | Oct 01 1999 | Seiko Epson Corporation | Interconnect substrate, semiconductor device, methods of fabricating, inspecting, and mounting the semiconductor device, circuit board, and electronic instrument |
7122406, | Jan 02 2004 | GEM SERVICES, INC | Semiconductor device package diepad having features formed by electroplating |
7147447, | Jul 27 2005 | Texas Instruments Incorporated | Plastic semiconductor package having improved control of dimensions |
7193161, | Feb 15 2006 | SanDisk Technologies LLC | SiP module with a single sided lid |
7268303, | Oct 11 2002 | BOE TECHNOLOGY GROUP CO , LTD | Circuit board, mounting structure of ball grid array, electro-optic device and electronic device |
7394148, | Jun 20 2005 | STATS CHIPPAC PTE LTE | Module having stacked chip scale semiconductor packages |
7405145, | Dec 18 2001 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Ball grid array package substrates with a modified central opening and method for making the same |
7446423, | Apr 17 2002 | MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD | Semiconductor device and method for assembling the same |
7573718, | Jan 29 2004 | Fujitsu Limited | Spacer, printed circuit board, and electronic equipment |
7608921, | Dec 07 2006 | Stats Chippac, Inc. | Multi-layer semiconductor package |
7659623, | Apr 11 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor device having improved wiring |
7687803, | Jun 09 2005 | Renesas Electronics Corporation | Semiconductor device and method for manufacturing semiconductor device |
7714453, | May 12 2006 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Interconnect structure and formation for package stacking of molded plastic area array package |
20040046241, | |||
20070200210, | |||
20070290376, | |||
20080057622, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 14 2008 | KO, WONJUN | STATS ChipPAC Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 021897 | /0070 | |
Nov 14 2008 | CHO, NAMJU | STATS ChipPAC Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 021897 | /0070 | |
Nov 17 2008 | STATS ChipPAC Ltd. | (assignment on the face of the patent) | / | |||
Aug 06 2015 | STATS CHIPPAC, INC | CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 036288 | /0748 | |
Mar 29 2016 | STATS ChipPAC Ltd | STATS CHIPPAC PTE LTE | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 038378 | /0301 | |
Mar 29 2016 | STATS ChipPAC Ltd | STATS CHIPPAC PTE LTD | CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE S NAME PREVIOUSLY RECORDED AT REEL: 038378 FRAME: 0301 ASSIGNOR S HEREBY CONFIRMS THE CHANGE OF NAME | 064913 | /0352 | |
May 03 2019 | CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT | STATS CHIPPAC, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 052907 | /0650 | |
May 03 2019 | CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT | STATS CHIPPAC PTE LTD FORMERLY KNOWN AS STATS CHIPPAC LTD | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 052907 | /0650 |
Date | Maintenance Fee Events |
Mar 20 2015 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 20 2019 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 20 2023 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 20 2014 | 4 years fee payment window open |
Mar 20 2015 | 6 months grace period start (w surcharge) |
Sep 20 2015 | patent expiry (for year 4) |
Sep 20 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 20 2018 | 8 years fee payment window open |
Mar 20 2019 | 6 months grace period start (w surcharge) |
Sep 20 2019 | patent expiry (for year 8) |
Sep 20 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 20 2022 | 12 years fee payment window open |
Mar 20 2023 | 6 months grace period start (w surcharge) |
Sep 20 2023 | patent expiry (for year 12) |
Sep 20 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |