An mos-bipolar hybrid-mode LDMOS device has a main gate input and a control gate input wherein the device operates in an mos mode when both gate inputs are enabled, and operates in a bipolar mode when the main gate input is enabled and the control gate input is disabled. The device can drive the gate of a power MOSFET to deliver the high current required by the power MOSFET while in the bipolar mode, and provide a fully switching between supply voltage and ground to the gate of the power MOSFET while in the mos mode.
|
7. A mos-bipolar hybrid device comprising:
a semiconductor substrate with a first conductivity-type layer holding a first conductivity-type highly doped silicide drain/collector spaced from a first conductivity-type highly doped source/emitter;
an elongated first conductivity-type drift region, at one end adjacent the first conductivity-type highly doped silicided drain/collector;
a main gate adjacent the other end of the drift region;
a control gate spaced from the main gate and adjacent the first conductivity-type highly doped source/emitter;
sequential first, second and first silicided conductivity-type highly doped regions disposed between the gates;
a second silicided conductivity-type well region below the gates and below the first conductivity-type highly doped source/emitter; wherein said first and second gates positioned between said drain/collector and source/emitter in a horizontal direction of the mos-bipolar hybrid device.
1. A semiconductor device comprising:
a) a semiconductor die having a horizontal region of a first conductivity type;
b) a first region of a second conductivity type, opposite to said first conductivity type, formed in said horizontal region and extending to a top surface of said horizontal region;
c) first and second gates positioned over corresponding first and second portions of said first region and separated from said first region by a gate oxide, said first and second portions being part of a common body;
d) a conductive region formed in said first region and positioned between said first and second portions such that channel regions below both gates create a conductive path comprising induced channels of said first conductive type and said conductive region;
e) a first contact for connecting said horizontal region representing a drain/collector; and
f) a second contact for connecting to said first region;
g) a well of said first conductivity type extending horizontally from said first and second portions;
h) a third portion of said second conductivity type above said well;
i) a silicide region above said third portion;
j) a third contact to said silicide region;
k) a field oxide adjacent said silicide region, said third portion and said well;
l) a source/emitter positioned in said third portion and directly under said silicide region; wherein said first and second gates positioned between said drain/collector and source/emitter in a horizontal direction of the semiconductor device.
2. The semiconductor device set forth in
3. The semiconductor device set forth in
4. The semiconductor device set forth in
6. The semiconductor device set forth in
8. The mos-bipolar hybrid device of
9. The mos-bipolar hybrid device of
10. The mos-bipolar hybrid device of
11. The mos-bipolar hybrid device of
12. The mos-bipolar hybrid device of
13. The mos-bipolar hybrid device of
14. The mos-bipolar hybrid device of
15. The mos-bipolar hybrid device of
|
This invention relates to power transistors for driver circuits, and more particularly, to hybrid-mode LDMOS for driver circuits.
Some MOSFET driver circuits act as an interface between the low-power switching signals such as generated by a pulse width modulator (PWM) and a power MOSFET to provide high drive current to supply the charge to the gate of the power MOSFET and to provide the full rail to rail voltage on the gate. The MOSFET driver circuit's current rating and the power MOSFET gate charge predominately determine how quickly the MOSFET can switch on and off.
Driver circuits using MOS-only drive stages are able to fully switch the power MOSFET between the two power rails, VDD and ground, which is not possible with a bipolar only driver circuit. The disadvantage of a MOS-only driver circuits is the inability to source high gate currents at low voltage, such as the power MOSFET threshold voltage.
As a result compound driver circuits consisting of a combination of bipolar and MOS power devices have been developed. An example of this type of circuit is shown in
However, the added high-voltage high-performance bipolar transistors 16, 20 increase fabrication cost. Moreover, the specific on-resistance R (sp, on) of the bipolar transistors 16, 20 can not be simply reduced by scaling its design according to the CMOS lithography rule, as LDMOS does, and therefore a large die size is required for the bipolar transistors 16, 20, even using advanced process technology codes.
The invention comprises, in one form thereof, an MOS-bipolar hybrid-mode device having a main gate input and a control gate input wherein the device operates in an MOS mode when both gate inputs are enabled, and operates in a bipolar mode when the main gate input is enabled and the control gate input is disabled.
In another form, the invention includes a semiconductor device having a semiconductor die having a horizontal region of a first conductivity type, a first region of a second conductivity type, opposite to the first conductivity type, formed in the horizontal region and extending to a top surface of the horizontal region, and first and second gates positioned over corresponding first and second portions of the first region and separated from the first region by a gate oxide. This form of the invention also includes a conductive region formed in the first region and positioned between the first and second portions such that channel regions below both gates create a conductive path comprising induced channels of the first conductive type and the conductive region, a first contact to the horizontal region, and a second contact to the first region.
In still another form, the invention includes a method of making a semiconductor device comprising the steps of forming a first region of a first conductivity type in a horizontal region of a second conductivity type, opposite to the first conductivity type, in a semiconductor die, the first region extending to a top surface of the horizontal region, forming first and second gates over gate oxide formed on top of the first region, forming a conductive region in the first region positioned laterally between the first and second gates such that channel regions below both gates create a conductive path comprising induced channels of the first conductive type and the conductive region, and forming a first contact in the horizontal region, and a second contact in the first region.
The aforementioned and other features, characteristics, advantages, and the invention in general will be better understood from the following more detailed description taken in conjunction with the accompanying drawings, in which:
It will be appreciated that for purposes of clarity and where deemed appropriate, reference numerals have been repeated in the figures to indicate corresponding features. Also, the relative size of various objects in the drawings has in some cases been distorted to more clearly show the invention.
Turning now to the drawings,
With the N-channel hybrid-mode devices 28, 40 which are described in detail below, a positive voltage on the main gate terminal 42 and the control gate terminal 44 will place the hybrid-mode LDMOS device 40 in an MOS mode and sink current from the node 38 in the same manner as an MOSFET, while the hybrid-mode LDMOS device 28 will be nonconducting. If a positive voltage is placed on the main gate terminal 42 and ground potential is placed on the control gate terminal 44, the hybrid-mode LDMOS device 40 will be in a bipolar mode and sink current from the node 38 in the same manner as a bipolar transistor, while the hybrid-mode LDMOS device 28 will be in an off state. Because the hybrid-mode LDMOS devices 28, 40 receive complementary input signals, if the inputs to the main gate terminal 42 and the control gate terminal 44 are the complements of the two conditions described above, the states of the two hybrid-mode LDMOS devices will be reversed for the two conditions described above except that instead of sinking current from the node 38, the hybrid-mode LDMOS device 28 will supply current to the common node 38.
Two P wells 74 are formed in the P− epi layer 56 between the outside N+ drain/collectors 70 and the N+ shared drain/collector 52, with field oxides 76 between the outside N+ drain/collectors 70 and the N+ shared drain/collector 52. Source/emitters 80 are located in the P wells 74 adjacent the field oxides 76. In close proximity to the other side of the source/emitters 80 are P body 82 which extend underneath main and control gates to form channel regions there when these gates are on as does standard LDMOS device. The silicide region 84 is located between main gate and control gate and extends from an oxide layer 86 on the surface of the P− epi layer 56 down to P+ tap regions 88. Located on opposite sides of the silicide regions 84 and on the upper portions of the P+ tap regions 88 are N+ spacers 90 which are electrically shorted to the P+ tap regions 88 by silicide regions 84.
Control gates 92 are positioned over the top portions of the P body 82 which lie between the source/emitters 80 and one the N+ spacer regions 90, and main gates 94 are positioned over the corresponding other top portions of the P body 82. Thus the top regions of the P body 82 are located within the channels of the control gates 92 and main gates 94.
The top area of the drain/collects 52, 70 and the source/emitters 80 have silicide regions 96 which form ohmic contacts to contacts 98 that pass through a dielectric layer 100 to metallization (not shown).
Using 0.35 micron process rules the total minimum distance between each control gate 92 and the corresponding main gate 94 is about 0.5 microns. Also, the N+ spacers 90, P+ tap regions 88 and the silicide regions 84 are floating within the P body regions 82.
Gates to source/
Reference number
emitter voltage
162
1 and 3
volts
164
5
volts
166
7
volts
168
9
volts
170
11
volts
172
13
volts
174
15
volts
Gates to source/
Reference number
emitter voltage
182
1 and 3
volts
184
5
volts
186
7
volts
188
9
volts
190
11
volts
192
13
volts
194
15
volts
Comparing
The present invention provides a device which can be used to replace two devices, separate MOSFETs and bipolar transistors, with a single device which can operates in an MOS mode to get the output all the way to VDD or ground and in a bipolar mode to source or sink large currents and which has robust device performances with large safe operating area (SOA) and improved electro-static discharge (ESD) protection characteristics similar to standard bipolar power transistors. Moreover, the device can scale following CMOS lithography rules with the ability to reduce die size using present day advanced process rules. Also, there is no need to match bipolar and MOSFET device characteristics as with the circuit shown in
While the invention has been described with reference to particular embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted for elements thereof without departing from the scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the invention without departing from the scope of the invention.
Therefore, it is intended that the invention not be limited to the particular embodiments disclosed as the best mode contemplated for carrying out this invention, but that the invention will include all embodiments falling within the scope and spirit of the appended claims.
Patent | Priority | Assignee | Title |
10510881, | Jul 05 2010 | ams AG | Method of producing a symmetric LDMOS transistor |
8207580, | May 29 2009 | Power Integrations, Inc.; Power Integrations, Inc | Power integrated circuit device with incorporated sense FET |
9142629, | Aug 01 2013 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor device having shared diffusion layer between transistors |
9263564, | May 29 2009 | Power Integrations, Inc. | Power integrated circuit with incorporated sense FET |
9537000, | Mar 11 2013 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Semiconductor device with increased safe operating area |
9698257, | Jul 05 2010 | ams AG | Symmetric LDMOS transistor including a well of a first type of conductivity and wells of an opposite second type of conductivity |
Patent | Priority | Assignee | Title |
6870218, | Dec 10 2002 | Semiconductor Components Industries, LLC | Integrated circuit structure with improved LDMOS design |
7125777, | Jul 15 2004 | Semiconductor Components Industries, LLC | Asymmetric hetero-doped high-voltage MOSFET (AH2MOS) |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 26 2007 | CAI, JUN | Fairchild Semiconductor Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022649 | /0776 | |
Oct 30 2007 | Fairchild Semiconductor Corporation | (assignment on the face of the patent) | / | |||
Sep 16 2016 | Fairchild Semiconductor Corporation | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 040075 | /0644 | |
Jul 22 2021 | Fairchild Semiconductor Corporation | Semiconductor Components Industries, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 057694 | /0374 | |
Oct 27 2021 | DEUTSCHE BANK AG NEW YORK BRANCH | Fairchild Semiconductor Corporation | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 057969 | /0206 | |
Oct 28 2021 | Semiconductor Components Industries, LLC | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 058871 | /0799 | |
Jun 22 2023 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Semiconductor Components Industries, LLC | RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 040075, FRAME 0644 | 064070 | /0536 | |
Jun 22 2023 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Fairchild Semiconductor Corporation | RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 040075, FRAME 0644 | 064070 | /0536 | |
Jun 22 2023 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Semiconductor Components Industries, LLC | RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 058871, FRAME 0799 | 065653 | /0001 | |
Jun 22 2023 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Fairchild Semiconductor Corporation | RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 058871, FRAME 0799 | 065653 | /0001 |
Date | Maintenance Fee Events |
Apr 28 2015 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 23 2019 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 20 2023 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Nov 22 2014 | 4 years fee payment window open |
May 22 2015 | 6 months grace period start (w surcharge) |
Nov 22 2015 | patent expiry (for year 4) |
Nov 22 2017 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 22 2018 | 8 years fee payment window open |
May 22 2019 | 6 months grace period start (w surcharge) |
Nov 22 2019 | patent expiry (for year 8) |
Nov 22 2021 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 22 2022 | 12 years fee payment window open |
May 22 2023 | 6 months grace period start (w surcharge) |
Nov 22 2023 | patent expiry (for year 12) |
Nov 22 2025 | 2 years to revive unintentionally abandoned end. (for year 12) |