A simplified manufacturing process and the resultant bifacial solar cell (BSC) are provided, the simplified manufacturing process reducing manufacturing costs. The BSC includes an active region located on the front surface of the substrate, formed for example by a phosphorous diffusion step. After removing the PSG, assuming phosphorous diffusion, and isolating the front junction, dielectric layers are deposited on the front and back surfaces. contact grids are formed, for example by screen printing. Prior to depositing the back surface dielectric, a metal grid may be applied to the back surface, the back surface contact grid registered to, and alloyed to, the metal grid during contact firing.
|
11. A method of fabricating a bifacial solar cell, the method comprising the steps of:
depositing a dielectric layer onto a back surface of a silicon substrate;
diffusing phosphorous onto a front surface of said silicon substrate to form an n+ layer and a front surface junction;
removing a phosphor-silicate glass (PSG) formed during said phosphorous diffusing step;
depositing a front surface passivation and anti-reflection (ar) dielectric layer onto said n+ layer;
applying a back surface metal grid onto said back surface of said silicon substrate;
applying a back surface contact grid, and aligning said back surface contact grid with said back surface metal grid;
applying a front surface contact grid;
firing said back surface contact grid;
firing said front surface contact grid; and
isolating said front surface junction.
1. A method of fabricating a bifacial solar cell, the method comprising the steps of:
diffusing phosphorous onto a front surface of a silicon substrate to form a front surface junction and onto a back surface of said silicon to form a back surface junction;
removing a phosphor-silicate glass (PSG) formed during said phosphorous diffusing step;
removing said back surface junction and isolating said front surface junction;
depositing a front surface passivation and anti-reflection (ar) dielectric layer onto said front surface junction and a back surface passivation and ar dielectric layer onto said back surface of said silicon substrate;
applying a back surface metal grid onto said back surface of said silicon substrate, wherein said back surface metal grid applying step is performed after said back surface junction removing step and before said back surface passivation and ar dielectric layer depositing step;
applying a back surface contact grid, and aligning said back surface contact grid with said back surface metal grid;
applying a front surface contact grid;
firing said back surface contact grid; and
firing said front surface contact grid.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
8. The method of
9. The method of
10. The method of
12. The method of
13. The method of
14. The method of
15. The method of
16. The method of
|
This application claims the benefit of the filing date of U.S. Provisional Patent Application Ser. No. 61/215,199, filed May 1, 2009, the disclosure of which is incorporated herein by reference for any and all purposes.
The present invention relates generally to solar cells and, in particular, to an improved structure and manufacturing process for a bifacial solar cell.
Bifacial solar cells (BSC) may use any of a variety of different designs to achieve higher efficiencies than those typically obtained by a conventional, monofacial solar cell. One such design is shown in U.S. Pat. No. 5,665,175 which discloses a BSC configuration with first and second active regions formed on the front and back surfaces of the BSC, respectively, the two regions separated by a distance λ. The distance λ allows a leakage current to flow between the first and second active regions, thus allowing a solar cell panel utilizing such bifacial cells to continue to operate even if one or more individual solar cells become shaded or defective.
U.S. Pat. No. 7,495,167 discloses an n+pp+ structure and a method of producing the same. In the disclosed structure, the p+ layer, formed by boron diffusion, exhibits a lifetime close to that of the initial level of the substrate. In order to achieve this lifetime, the '167 patent teaches that after phosphorous gettering, the cell must be annealed at a temperature of 600° C. or less for one hour or more. In order to retain the lifetime recovered by the phosphorous and low-temperature born gettering steps, the cell then undergoes a final heat treatment step in which the cell is fired at a temperature of around 700° C. or less for one minute or less.
U.S. Patent Application Publication No. 2005/0056312 discloses an alternative technique for achieving two or more p-n junctions in a single solar cell, the disclosed technique using transparent substrates (e.g., glass or quartz substrates). In one disclosed embodiment, the BSC includes two thin-film polycrystalline or amorphous cells formed on opposing sides of a transparent substrate. Due to the design of the cell, the high temperature deposition of the absorber layers can be completed before the low temperature deposition of the window layers, thus avoiding degradation or destruction of the p-n junctions.
Although there are a variety of BSC designs and techniques for fabricating the same, these designs and techniques tend to be relatively complex, and thus expensive. Accordingly, what is needed is a solar cell design that achieves the benefits associated with bifacial solar cells while retaining the manufacturing simplicity of a monofacial solar cell. The present invention provides such a design.
The present invention provides a simplified manufacturing process and the resultant bifacial solar cell (BSC), the simplified manufacturing process reducing manufacturing costs. In at least one embodiment of the invention, the manufacturing method is comprised of the steps of simultaneously diffusing phosphorous onto the front surface of a silicon substrate to form an n+ layer and a front surface junction and onto the back surface of the silicon substrate to form an n+ layer and a back surface junction, removing the phosphor-silicate glass formed during the diffusion step (e.g., by etching with HF), depositing passivation and AR dielectric layers on the front and back surfaces, applying front and back surface contact grids, and firing the front and back surface contact grids. The front and back surface contact grid firing steps may be performed simultaneously. Alternately, the back surface contact grid applying and firing steps may be performed prior to, or after, the front surface contact grid applying and firing steps. The method may further include the step of firing the back surface contact grid through the back junction, leaving a floating junction. The method may further include the step of removing the back surface junction and isolating the front surface junction, this step performed prior to depositing the back surface dielectric. A back surface metal grid may be applied, for example by screen printing or deposition using a shadow mask, after removing the back surface junction and prior to depositing the dielectric layer on the back surface.
In at least one embodiment of the invention, the manufacturing method is comprised of the steps of depositing a dielectric layer on the back surface of a silicon substrate, diffusing phosphorous onto the front surface of the substrate to form an n+ layer and a front surface junction, removing the phosphor-silicate glass formed during the diffusion step (e.g., by etching with HF), isolating the front surface junction using a laser scriber, depositing a front surface passivation and AR dielectric layer, applying front and back surface contact grids, firing the front and back surface contact grids, and isolating the front surface junction, for example using a laser scriber. The front and back surface contact grid firing steps may be performed simultaneously. Alternately, the back surface contact grid applying and firing steps may be performed prior to, or after, the front surface contact grid applying and firing steps.
In at least one embodiment of the invention, a bifacial solar cell (BSC) is provided that is comprised of a silicon substrate with a front surface active region of a first conductivity type, dielectric layers deposited on the front surface active region and on the back surface of the silicon substrate, a front surface contact grid applied to the front surface dielectric, and a back surface contact grid applied to the back surface dielectric, where the front surface contact grid alloys through the front surface dielectric to the active region during firing, and where the back surface contact grid alloys through the back surface dielectric to the back surface of the silicon substrate during firing. The silicon substrate may be comprised of p-type silicon, the active region may be comprised of n+ material resulting from a phosphorous diffusion step, and the dielectric layers may be comprised of silicon nitride, silicon oxide and/or silicon oxynitride. The BSC may further comprise a floating back surface junction of the first conductivity type. The BSC may further comprise a metal grid pattern deposited directly on the back surface of the silicon substrate, where the back surface screen printed contact grid fires through the back surface dielectric and makes electrical contact with the metal grid pattern during firing. The BSC may further comprise a groove on the front surface of the silicon substrate, the groove isolating the front surface junction.
A further understanding of the nature and advantages of the present invention may be realized by reference to the remaining portions of the specification and the drawings.
Initially, substrate 101 is prepared using any of a variety of well-known substrate preparatory processes (step 201). In general, during step 201 saw and handling induced damage is removed via an etching process, for example using a nitric and hydrofluoric (HF) acid mixture. After substrate preparation, phosphorous is diffused onto the front surface of substrate 101, creating n+ layer 103 and a p-n junction at the interface of substrate 101 and n+ layer 103. During this step, phosphorous is also diffused onto the back surface of substrate 101, creating n+ layer 104 and a floating junction. Preferably n+ layer 103 is formed using phosphoryl chloride (POCl3) with a diffusion temperature in the range of 825° C. to 890° C., preferably at a temperature of approximately 850° C., for 10 to 20 minutes in a nitrogen atmosphere (step 203). The phosphor-silicate glass (PSG) formed during diffusion step 203 is then etched away, preferably using an HF etch at or near room temperature for 1 to 5 minutes (step 205). In the preferred embodiment, the front and back surface junctions have a depth of 0.3 to 0.6 microns and a surface doping concentration of about 8×1021/cm3.
In step 207, a front surface passivation and anti-reflection (AR) dielectric layer 105 is deposited as well as a back surface passivation and AR dielectric layer 107, each layer preferably being approximately 76 nanometers thick. In the exemplary embodiment, layers 105 and 107 are comprised of silicon nitride with an index of refraction of 2.07. In an alternate embodiment, layers 105 and 107 are comprised of silicon oxynitride. In another alternate embodiment, layers 105 and 107 are comprised of a stack of two layers of different composition, for example 10 nanometers of silicon dioxide and 70 nanometers of silicon nitride. Layers 105 and 107 are preferably deposited at a temperature of 300° C. to 400° C.
After deposition of the dielectric layers, contact grids are applied to the front and back surfaces of BSC 100 (step 209), for example using a screen printing process. In the exemplary embodiment, front contact grid 109 is comprised of silver while back contact grid 111 is comprised of aluminum. In the preferred embodiment, both the front and back contact grids are aligned and use the same contact size and spacing, with electrodes being approximately 100 microns wide, 15 microns thick and spaced approximately 2.5 millimeters apart. In at least one alternate embodiment, the back contact grid uses a finer spacing in order to lessen resistance losses from lateral current flow in the substrate. Lastly, a contact firing step 211 is performed, preferably at a peak temperature of 750° C. for 3 seconds in air. As a result of this process, contacts 109 alloy through passivation and AR dielectric coating 105 to n+ layer 103. Contacts 111 alloy through passivation and AR dielectric coating 107 and back diffused layer 104 to form contact to substrate 101. As aluminum is a p-type dopant, a diode forms between back diffused layer 104 and contact 111 so that current does not flow from the back diffused layer into the contact and the back diffusion is floating. This isolates the back surface from the bulk 101 since there is zero current into a floating junction.
As will be understood by those familiar with the art, the present invention may be embodied in other specific forms without departing from the spirit or essential characteristics thereof. Accordingly, the disclosures and descriptions herein are intended to be illustrative, but not limiting, of the scope of the invention.
Blosse, Alain, Ounadjela, Kamel, Borden, Peter, Kaes, Martin, Kraenzl, Andreas, Kirscht, Fritz G.
Patent | Priority | Assignee | Title |
8404970, | May 01 2009 | HIGHLAND MATERIALS, INC | Bifacial solar cells with back surface doping |
Patent | Priority | Assignee | Title |
4468853, | May 13 1982 | Tokyo Shibaura Denki Kabushiki Kaisha | Method of manufacturing a solar cell |
4994879, | Nov 25 1988 | Agency of Industrial Science & Technology; Ministry of International Trade & Industry | Photoelectric transducer with light path of increased length |
5665175, | May 30 1990 | Bifacial solar cell | |
6096968, | Mar 10 1995 | SolarWorld Industries Deutschland GmbH | Solar cell with a back-surface field |
7495167, | Oct 10 2003 | Hitachi, Ltd.; Hitachi, LTD | Silicon solar cell and production method thereof |
20040063326, | |||
20050016585, | |||
20050056312, | |||
20050133084, | |||
20070137699, | |||
20080257399, | |||
20100275984, | |||
20100275995, | |||
JP2007300128, | |||
WO2008039067, | |||
WO2010126570, | |||
WO2010126571, | |||
WO2010126572, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 11 2009 | KAES, MARTIN | CALISOLAR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022880 | /0232 | |
Jun 11 2009 | BORDEN, PETER | CALISOLAR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022880 | /0232 | |
Jun 11 2009 | KRAENZL, ANDREAS | CALISOLAR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022880 | /0232 | |
Jun 11 2009 | KIRSCHT, FRITZ G | CALISOLAR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022880 | /0232 | |
Jun 12 2009 | OUNADJELA, KAMEL | CALISOLAR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022880 | /0232 | |
Jun 13 2009 | BLOSSE, ALAIN | CALISOLAR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 022880 | /0232 | |
Jun 15 2009 | Silicor Materials Inc. | (assignment on the face of the patent) | / | |||
May 26 2010 | AL-QABANDI, ABDUL WAHAB | Kuwait University | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024484 | /0170 | |
May 26 2010 | AL-JAMA AN, AHMED | Kuwait University | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024484 | /0170 | |
May 26 2010 | AL-ESSA, MOHAMMED | Kuwait University | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024484 | /0170 | |
May 26 2010 | AL-AWADHI, HANAN M | Kuwait University | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024484 | /0170 | |
Oct 25 2011 | CALISOLAR INC | GOLD HILL CAPITAL 2008, LP | SECURITY AGREEMENT | 027119 | /0928 | |
Oct 25 2011 | CALISOLAR INC | Silicon Valley Bank | SECURITY AGREEMENT | 027131 | /0042 | |
Feb 23 2012 | CALISOLAR INC | SILICOR MATERIALS INC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 029397 | /0001 | |
Aug 12 2015 | Silicon Valley Bank | SILICOR MARTERIALS, INC FKA CALISOLAR INC | RELEASE | 036448 | /0613 | |
Aug 24 2015 | SILICOR MATERIALS, INC | SMS Group GmbH | LICENSE SEE DOCUMENT FOR DETAILS | 036811 | /0327 | |
Dec 09 2022 | SILICOR MATERIALS, INC | SUNNUVELLIR SLHF | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 062511 | /0046 |
Date | Maintenance Fee Events |
Sep 26 2012 | ASPN: Payor Number Assigned. |
Jun 10 2016 | REM: Maintenance Fee Reminder Mailed. |
Oct 30 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 30 2015 | 4 years fee payment window open |
Apr 30 2016 | 6 months grace period start (w surcharge) |
Oct 30 2016 | patent expiry (for year 4) |
Oct 30 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 30 2019 | 8 years fee payment window open |
Apr 30 2020 | 6 months grace period start (w surcharge) |
Oct 30 2020 | patent expiry (for year 8) |
Oct 30 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 30 2023 | 12 years fee payment window open |
Apr 30 2024 | 6 months grace period start (w surcharge) |
Oct 30 2024 | patent expiry (for year 12) |
Oct 30 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |