Methods of manufacturing semiconductor devices may include forming a first layer on a first active region (P-channel FET), forming a second layer on a second active region (N-channel FET), the first and second layers including a silicon germanium (SiGe) epitaxial layer sequentially stacked on a silicon (Si) epitaxial layer, forming a first contact hole in an interlayer insulating film including a first lower region exposing the SiGe epitaxial layer of the first layer, forming a second contact hole in the interlayer insulating film including a second lower region penetrating through the SiGe epitaxial layer of the second layer and exposing the Si epitaxial layer of the second layer, forming a first metal silicide film including germanium (Ge) in the first lower region, forming a second metal silicide film not including Ge in the second lower region simultaneously with the forming of the first metal silicide film.
|
4. A method of manufacturing a semiconductor device, the method comprising:
forming a first active region for a P-channel field-effect transistor in a substrate;
forming a second active region for an N-channel field-effect transistor in the substrate;
forming a first gate stack on the first active region;
forming a second gate stack on the second active region;
forming a first layer on the first active region in a region where the first gate stacks are not formed;
forming a second layer simultaneously with the forming of the first layer on the second active region in a region where the second gate stacks are not formed, the first and second layers including a silicon (Si) epitaxial layer sequentially stacked on a silicon germanium (SiGe) layer;
forming an interlayer insulating film to cover upper regions of the first and second gate stacks and the first and second layers;
forming a first contact hole in the interlayer insulating film, the first contact hole including a first lower region penetrating through the Si epitaxial layer of the first layer and exposing the SiGe epitaxial layer;
forming a second contact hole in the interlayer insulating film, the second contact hole including a second lower region exposing the Si epitaxial layer of the second layer;
forming a first metal silicide film including Ge in the first lower region;
forming a second metal silicide film not including Ge in the second lower region simultaneously with first metal silicide film; and
forming contact plugs on the first and second metal silicide films in the first and second contact holes.
1. A method of manufacturing a semiconductor device, the method comprising:
forming a first active region for a P-channel field-effect transistor in a substrate;
forming a second active region for an N-channel field-effect transistor in the substrate;
forming a first gate stack on the first active region;
forming a second gate stack on the second active region;
forming a first layer on the first active region in a region where the first gate stack is not formed,
forming a second layer on the second active region in a region where the second gate stack is not formed, the first and second layers including a silicon germanium (SiGe) epitaxial layer sequentially stacked on a silicon (Si) epitaxial layer;
forming an interlayer insulating film to cover upper regions of the first and second gate stacks and the first and second layers;
forming a first contact hole in the interlayer insulating film, the first contact hole including a first lower region exposing the SiGe epitaxial layer of the first layer;
forming a second contact hole in the interlayer insulating film, the second contact hole including a second lower region penetrating through the SiGe epitaxial layer of the second layer and exposing the Si epitaxial layer of the second layer;
forming a first metal silicide film including germanium (Ge) in the first lower region;
forming a second metal silicide film not including Ge in the second lower region simultaneously with the forming of the first metal silicide film; and
forming contact plugs on the first and second metal silicide films in the first and second contact holes.
2. The method of
3. The method of
forming a diffusion barrier on sidewalls of the second contact hole so as to cover a region of the exposed SiGe epitaxial layer.
5. The method of
|
This application is a divisional under 35 U.S.C. §121 of U.S. application Ser. No. 12/591,249, filed on Nov. 13, 2009 now U.S. Pat. No. 8,039,902, which claims priority under 35 U.S.C. §119 to Korean Patent Application No. 10-2008-0115801, filed on Nov. 20, 2008, in the Korean Intellectual Property Office (KIPO), the entire contents of each of which are incorporated herein by reference.
1. Field
Example embodiments relate to semiconductor devices and methods of manufacturing the same, and more particularly, to field-effect transistors including one or more low resistance contacts and methods of manufacturing the same.
2. Description of the Related Art
Electronic devices such as computers, cellular phones, and digital cameras require an active element in order to implement logic circuits. A complementary metal-oxide semiconductor (CMOS) transistor having low power driving and high linear characteristics has been commonly used as the active element.
Currently, design rules of semiconductor devices have been narrowed in order to manufacture electronic products with lighter weight and small and/or decreased form factor. Accordingly, a contact area of a source/drain region of the CMOS transistor has been reduced. Because the reduction of the contact area increases contact resistance, reduction of contact resistance is an important issue with respect to high integration density CMOS transistor devices.
The CMOS transistor includes P-channel and N-channel metal-oxide semiconductor field-effect transistors (MOSFETs) connected to each other in series. In order to provide a low resistance contact to a CMOS transistor, the P-channel and N-channel MOSFETs need to be provided with a contact having a low Schottky barrier. Conventionally, a technology for reducing the Schottky barrier of a contact by applying metal silicide films having different work functions respectively to P-channel and N-channel MOSFETs has been suggested.
In order to apply different metal silicide films to the P-channel and N-channel MOSFETs, the silicide films of the P-channel and N-channel MOSFETs are independently formed by different processes. For example, in order to form a metal silicide film having a high work function (e.g., a PtSi film) in the P-channel MOSFET, a mask for completely blocking the N-channel MOSFET may be initially formed after which a high work function film may be formed in the P-channel MOSFET. In order to form a metal silicide film having a low work function (e.g., an ErSi film) in the N-channel MOSFET, the mask for blocking the N-channel MOSFET has to be removed so as to expose the N-channel MOSFET.
The process of forming a mask selectively for blocking one of P-channel and N-channel MOSFETs and then forming silicide films having different metals at the P-channel and N-channel MOSFETs through separate deposition processes requires additional photolithography and etching processes, thereby increasing process complexity and cost.
Example embodiments provide semiconductor devices having reduced contact resistance for both P-channel and N-channel metal-oxide semiconductor field-effect transistors (MOSFETs), by including a silicide film in an N-Channel MOSFET having a different composition than a silicide film in a P-channel MOSFET, between source/drain regions and contact plugs of the MOSFETs. Example embodiments provide methods of manufacturing semiconductor devices without performing a blocking process.
According to example embodiments, there is provided a semiconductor device. The semiconductor device includes source regions, drain regions, first and second contact pad layers including silicon (Si) and SiGe epitaxial layers, the Si and SiGe epitaxial layers on the source and drain regions.
The semiconductor device may include an interlayer insulating film and first and second contact holes. According to example embodiments, the first contact hole may penetrate the interlayer insulating film and may include a first lower region that exposes the SiGe epitaxial layer of the first contact pad layer. The second contact hole may penetrate the interlayer insulating film and may include a second lower region penetrating through the SiGe epitaxial layer of the second contact pad layer, exposing the Si epitaxial layer. A diffusion barrier may be included between sidewalls of the second contact hole and the second metal silicide film. According to example embodiments, the first contact hole may penetrate the interlayer insulating film and may include a first lower region penetrating through the Si epitaxial layer of the first contact pad layer, exposing the SiGe epitaxial layer. The second contact hole may penetrate the interlayer insulating film and may include a second lower region exposing the Si epitaxial layer of the second contact pad layer. At least a portion of the SiGe epitaxial layer of the first contact pad layer may be buried in the first active region.
The semiconductor device may include a substrate having first and second active regions. P-channel and N-channel field-effect transistors may be on the first and second active regions, respectively, the P-channel and N-channel field-effect transistors including at least one of the first and second source and drain regions. The interlayer insulating film may be on the P-channel and the N-channel field-effect transistors. First and second metal silicide films may be respectively in the first and second lower regions of the contact holes. The first metal silicide film may contain germanium (Ge) and the second metal silicide film may not contain Ge. Contact plugs may be on the first and second metal silicide films and filled in the first and second contact holes. At least one of the first and second contact pad layers may extend in a direction parallel to a principal plane of the substrate and may extend over a region of a device isolation film defining the first and second active regions.
According to example embodiments, there is provided a semiconductor device. The semiconductor device includes source and drain regions, first and second contact pad layers including a silicon (Si) epitaxial layer and a germanium (Ge) atomic layer, where the Si epitaxial layer and Ge atomic layer are on the source and drain regions.
The semiconductor device may include an interlayer insulating film. First and second contact holes may penetrate the interlayer insulating film. The first contact hole may include a first lower region that exposes the Ge atomic layer of the first contact pad layer. The second contact hole may include a second lower region that penetrates through the Ge atomic layer of the second contact pad layer and exposes the Si epitaxial layer. The semiconductor device may include a substrate including first and second active regions. P-channel and N-channel field-effect transistors may be respectively on the first and second active regions and may include at least one of the source and drain regions. The interlayer insulating film may be on the P-channel and the N-channel field-effect transistors. First and second metal silicide films may be respectively in the first and second lower regions of the contact holes, where the first metal silicide film may contain Ge and the second metal silicide film may not contain Ge. Contact plugs may be on the first and second metal silicide films and filled in the first and second contact holes.
According to example embodiments, there is provided a method of manufacturing a semiconductor device. The method includes forming a first active region for a P-channel field-effect transistor and a second active region for an N-channel field-effect transistor in a substrate, forming a first gate stack on the first active region, forming a second gate stack on the second active region, simultaneously forming first and second layers on regions of the first and second active regions where the first and second gate stacks are not formed, the first and second layers including a silicon germanium (SiGe) epitaxial layer sequentially stacked on a silicon (Si) epitaxial layer.
Example embodiments may include forming an interlayer insulating film to cover upper regions of the first and second gate stacks and the first and second layers. A first contact hole may be formed in the interlayer insulating film, the first contact hole including a first lower portion to expose the SiGe epitaxial layer of the first layer. A second contact hole may be formed in the interlayer insulating film, the second contact hole including a second lower region penetrating through the SiGe epitaxial layer of the second layer and exposing the Si epitaxial layer. First and second metal silicide films may be formed respectively in the first and second lower regions of the contact holes, where the first metal silicide film may include germanium (Ge) and the second metal silicide film may not include Ge. Contact plugs may be formed on the first and second metal silicide films so as to be filled in the first and second contact holes
According to example embodiments, there is provided a method of manufacturing a semiconductor device. The method includes forming a first active region for a P-channel field-effect transistor and a second active region for an N-channel field-effect transistor in a substrate, forming a first gate stack on the first active region, forming a second gate stack on the second active region and simultaneously forming first and second layers on regions of the first and second active regions where the first and second gate stacks are not formed, the first and second layers including a silicon (Si) epitaxial layer sequentially stacked on a silicon germanium (SiGe) layer.
An interlayer insulating film may be formed to cover upper regions of the first and second gate stacks and the first and second layers. A first contact hole may be formed in the interlayer insulating film, the first contact hole including a first lower region penetrating through the Si epitaxial layer of the first layer and exposing the SiGe epitaxial layer. A second contact hole may be formed in the interlayer insulating film, the second contact hole including a second lower region exposing the Si epitaxial layer of the second layer. First and second metal silicide films may be respectively formed in the first and second lower regions, simultaneously, where the first metal silicide film may include germanium (Ge) and the second metal silicide film may not include Ge. Contact plugs may be formed on the first and second metal silicide films so as to be filled in the first and second contact holes.
Example embodiments will be more clearly understood from the following brief description taken in conjunction with the accompanying drawings.
It should be noted that these Figures are intended to illustrate the general characteristics of methods, structure and/or materials utilized in certain example embodiments and to supplement the written description provided below. These drawings are not, however, to scale and may not precisely reflect the precise structural or performance characteristics of any given embodiment, and should not be interpreted as defining or limiting the range of values or properties encompassed by example embodiments. For example, the relative thicknesses and positioning of molecules, layers, regions and/or structural elements may be reduced or exaggerated for clarity. The use of similar or identical reference numbers in the various drawings is intended to indicate the presence of a similar or identical element or feature.
Example embodiments will now be described more fully with reference to the accompanying drawings, in which example embodiments are shown. Example embodiments may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the concept of example embodiments to those of ordinary skill in the art. In the drawings, the thicknesses of layers and regions are exaggerated for clarity. Like reference numerals in the drawings denote like elements, and thus their description will be omitted.
It will be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present. Like numbers indicate like elements throughout. As used herein the term “and/or” includes any and all combinations of one or more of the associated listed items. Other words used to describe the relationship between elements or layers should be interpreted in a like fashion (e.g., “between” versus “directly between,” “adjacent” versus “directly adjacent,” “on” versus “directly on”).
It will be understood that, although the terms “first”, “second”, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another element, component, region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of example embodiments.
Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of example embodiments. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
Example embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of example embodiments. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, example embodiments should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle may have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of example embodiments.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which example embodiments belong. It will be further understood that terms, such as those defined in commonly-used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein. As used herein, a field-effect transistor can be interchangeably used with a metal-oxide semiconductor field-effect transistor (MOSFET), a channel MOSFET, or a metal-insulator-semiconductor field-effect transistor (MISFET). Although a field-effect transistor having a flat channel is described by example herein, it will be understood by one of ordinary skill in the art that many configurations are possible, for example, a metal-oxide semiconductor (MOS) transistor having a pin-type or recessed channel.
The first and second active regions of the substrate 10 may be defined by a device isolation film 11 (e.g., a shallow trench isolation (STI) film). The substrate 10 may include N and P wells respectively in the first and second active regions. If a specific conductive type substrate is used, one of the N and P wells may be omitted. For example, a P-channel substrate may be used as the substrate 10 and only the N well may be formed in the first active region of the substrate 10, or vice versa. First and second gate stacks 20A and 20B may be respectively formed on the first and second active regions. The first and second gate stacks 20A and 20B may be formed by forming a gate insulating layer 21, gate conductive films 22a and 22b, and optionally a capping film 23 on the first and second active regions, and then patterning the gate insulating layer 21, the gate conductive films 22a and 22b, and the capping film 23. The capping film 23 may protect the gate insulating layer 21 and the gate conductive films 22a and 22b.
The gate insulating layer 21 may include a silicon oxide film. However, example embodiments are not limited to a silicon oxide film. The gate insulating layer 21 may include a high-k dielectric film having a dielectric constant greater than that of the silicon oxide film. For example, the gate insulating layer may include a silicon nitride (SiNx) film, a tantalum oxide (TaOx) film, a hafnium oxide (HfOx) film, an aluminum oxide (AlOx) film, and/or a zinc oxide (ZnOx) film.
Each of the gate conductive films 22a and 22b may be, for example, a heavily-doped polysilicon film, a metal film (e.g., a tungsten (W), nickel (Ni), molybdenum (Mo) and/or cobalt (Co) film), a metal silicide film, or any combination thereof. For example, one combination included in the gate conductive films 22a and 22b may be a stacked film including a heavily-doped polysilicon film and a nickel cobalt silicide film. According to example embodiments, the gate conductive films 22a and 22b in the first and second gate stacks 20A and 20B may be materials having different work functions. For example, the gate conductive film 22a of the first gate stack 20A may be a metal silicide film and the gate conductive film 22b of the second gate stack 20B may be a metal film. The capping film 23 may be, for example, a silicon nitride film or a silicon oxide film.
According to one or more example embodiments, in order to prevent a hot carrier effect that may occur in drain regions of the P-channel and N-channel field-effect transistors 50A and 50B, lightly-doped drain (LDD) regions 31a and 31b, which may also be referred to as shallow source/drain extension (SDE) regions, may be formed by using the first and second gate stacks 20A and 20B as ion implantation masks. A gate spacer 24 may be formed on sidewalls of the first and second gate stacks 20A and 20B. The gate spacer 24 may be, for example, silicon nitride. Heavily-doped source/drain regions 32a and 32b may be formed by, for example, a high-concentration ion implantation into the first and second active regions using the first and second gate stacks 20A and 20B and the gate spacer 24 as a mask.
A Si epitaxial layer 41L may be formed simultaneously on the exposed source/drain regions 32a and 32b of the first and second active regions. A SiGe epitaxial layer 42L may be formed simultaneously on the Si epitaxial layer 41L of the first and second active regions. The thickness of the Si epitaxial layer 41L may be, for example, from about 10 Å to about 500 Å. The thickness of the SiGe epitaxial layer 42L may be, for example, from about 30 Å to about 500 Å. The molarity of germanium (Ge) in the SiGe epitaxial layer 42L may be from about 3% to about 50%.
The Si and SiGe epitaxial layers 41L and 42L may be formed by, for example, selective epitaxial growth (SEG). The Si epitaxial layer 41L may be formed by, for example, a chemical vapor deposition (CVD) at about 700° C. using a Si-containing gas (e.g., SiH4, Si2H6, and/or SiH2Cl2). The SiGe epitaxial layer 42L may be formed by, for example, growing SiGe crystal films on the Si epitaxial layer 41L using a mixed gas of a silicon-containing gas and a Ge-containing gas (e.g., GeH4 and/or GeH). However, example embodiments are not limited thereto. The Si and SiGe epitaxial layers 41L and 42L may also be formed by, for example, molecular beam epitaxy.
According to one or more embodiments, the Si and SiGe epitaxial layers 41L and 42L, which may grow in a direction perpendicular to the corresponding active regions, may also grow in a direction parallel to a principal plane of the substrate 10 so as to extend over a portion of the device isolation film 11. The extended Si and SiGe epitaxial layers 41L and 42L may secure photolithography process margins for subsequent processes (e.g., contact plug formation) and may reduce contact resistance due to the increased area of the upper surface of the Si and SiGe epitaxial layers 41L and 42L.
In order to provide conductivity to a double epitaxial layer 40E1 including the Si and SiGe epitaxial layers 41L and 42L on the first and second active regions, an ion implant may be performed with an ion implantation mask (not shown). For example, the double epitaxial layer 40E1 of the first active region may be doped by a group III element such as boron (B) and the double epitaxial layer 40E1 of the second active region may be doped by a group V element such as phosphorus (P) or arsenic (As). Alternatively, as described below with reference to
Referring to
The first contact holes HA may be formed in one of the first and second active regions, for example, the first active region as illustrated in
Referring to
Referring to
Referring to
Silicide films 80A and 80B may be respectively formed between the barrier metal layers 70 and the exposed SiGe and Si epitaxial layers 42L and 41L by performing, for example, thermal processing at a relatively low temperature (e.g., from about 300° C. to about 650° C.). According to one or more example embodiments, the silicide films 80A and 80B may locally remain only on the lower portions of the first and second contact holes HA and HB by removing the residue of barrier metal layers 70 which do not participate in the silicide reaction, by performing an appropriate etch.
The silicide films 80A and 80B having different compositions may be formed in the first and second contact holes HA and HB. The silicide film 80A in the first contact holes HA may be a M(Si1-yGey) film containing Ge due to the SiGe epitaxial layer 42L and the silicide film 80B in the second contact holes HB may be a MSi film due to the exposed Si epitaxial layer 41L. As illustrated in
On both of the first and second active regions, the silicide films 80A and 80B that contact the contact plugs 90 may reduce the height of Schottky barriers in contact regions and thus reduce sheet resistance. In the first active region on which the P-channel field-effect transistor 50A may be formed, during the silicide reaction between the SiGe epitaxial layer 42L and the barrier metal layers 70, Si having reactivity higher than that of Ge reacts more dominantly than Ge. As a result, concentration of Ge may increase at an interface between the SiGe epitaxial layer 42L and the barrier metal layers 70. As the concentration of Ge increases, a band gap of contact regions may be reduced. The reduced band gap may reduce the height of Schottky barriers and thus contact resistance of the P-channel field-effect transistor 50A may be considerably reduced.
According to example embodiments, for the P-channel and N-channel field-effect transistors 50A and 50B, the silicide films 80A and 80B having low Schottky barriers may be simultaneously formed and formed without performing a blocking process, by forming the double epitaxial layer 40E1 for each of the P-channel and N-channel field-effect transistors 50A and 50B simultaneously, and by controlling depths of the first and second contact holes HA and HB that expose the double epitaxial layer 40E1 formed under the interlayer insulating film 60.
Ion implantation may be performed, for example, on the double epitaxial layer 40E2 of the first and second active regions. However, example embodiments are not so limited. As will be described later with reference to
According to one or more example embodiments, prior to forming the double epitaxial layer 40E2, trench regions (see a reference numeral 10T of
Referring to
Referring to
Referring to
Contact plugs 90 may be formed on the silicide films 80A and 80B in the first and second contact holes HA and HB (e.g., to fill the contact holes HA and HB) and the semiconductor device 200 may include appropriate metal interconnections. According to example embodiments, for the P-channel and N-channel field-effect transistors 50A and 50B, the silicide films 80A and 80B having low Schottky barriers may be simultaneously formed without performing a blocking process, by forming the double epitaxial layer 40E2 for each of the P-channel and N-channel field-effect transistors 50A and 50B simultaneously, and by controlling depths of the first and second contact holes HA and HB that expose the double epitaxial layer 40E2 formed under the interlayer insulating film 60.
Referring to
Referring to
The etch for forming the first contact holes HA and the trench regions 10T may be, for example, a plasma etch continuously performed by using the same etch gas. Alternatively, the etching of the first contact holes HA and the trench regions 10T may be discontinuously performed by using different well-known etching gases in consideration of etch selectivity therebetween. The first contact holes HA may be formed by, for example, using an anisotropic etch and the trench regions 10T may be formed by using an isotropic etch as illustrated in
Referring to
If an isotropic etch is used to form the trench regions 10T, the distance between the channel of the P-channel field-effect transistor 50A and the SiGe epitaxial layer 43L may be reduced by the undercut d and a channel compressive stress effect caused by the SiGe epitaxial layer 43L may be increased. When a silicon monocrystalline substrate is used as the substrate 10, if a channel direction of the P-channel field-effect transistor 50A is the <110> direction, hole mobility in the channel may be maximized and/or improved. According to example embodiments, improvement of hole mobility due to the SiGe epitaxial layer 43L may be optimized and/or increased by designing the semiconductor device 300 to align the channel of the P-channel field-effect transistor 50A in the <110> direction.
According to one or more example embodiments, in order to form source/drain regions of the P-channel field-effect transistor 50A, an ion implantation may be performed on the SiGe epitaxial layer 43L. Alternatively, the SiGe epitaxial layer 43L may be doped by in-situ doping. For example, if a group III element-containing gas such as B2H5 is used in addition to a forming gas of the SiGe epitaxial layer 43L, a P-type heavily-doped SiGe epitaxial layer 43L may be formed.
Referring to
The barrier metal layers 70 may be thermally annealed. Due to thermal annealing, the silicide film 80A may be formed on the first active region between the barrier metal layers 70 and the SiGe epitaxial layer 43L, and the silicide film 80B may be formed on the second active region between the barrier metal layers 70 and the exposed source/drain regions 32b of the substrate 10. The silicide films 80A and 80B having different compositions may be formed in the first and second contact holes HA and HB. The silicide film 80A in the first contact holes HA may be a M(Si1-yGey) film containing Ge due to the exposed SiGe epitaxial layer 43L, and the silicide film 80B in the second contact holes HB may be a MSi film due to the Si of the exposed source/drain regions 32b.
Contact plugs (see a reference numeral 90 of
Conventionally, a blocking film may be formed on the second active region in order to form a SiGe epitaxial layer on the first active region. In order to form the blocking film, for example, a silicon nitride film may be formed on an entire surface of a substrate, and a photolithography and an etching are performed so that the silicon nitride film covers the second active region and exposes only the first active region. A SiGe epitaxial layer may be formed on the exposed first active region and an etch process for removing the blocking film that covers the second active region has to be performed in order to complete a transistor of the second active region. However, according to example embodiments, an interlayer insulating film may function as a blocking film, a transistor forming process such as a forming process of a SiGe epitaxial layer may be performed by using first and second contact holes, and a photolithography step and an etch step may be eliminated.
Second contact holes HB may be formed in the interlayer insulating film 60 as described above with reference to
Example embodiments are not limited to Ge ion implantation. For example, in order to provide the Ge atoms to the first active region exposed by the lower surfaces of the first contact holes HA, the Ge atomic layer 45L may be formed by, for example, using a pulsed laser ablation deposition (PLAD) and/or a gas cluster ion beam (GCIB) deposition. According to example embodiments, the Ge atomic layer 45L may be monocrystalline, amorphous, microcrystalline, and/or polycrystalline. Second contact holes HB may be formed in the interlayer insulating film 60 as described above with reference to
According to example embodiments, the first contact holes HA formed in the interlayer insulating film 60 may be used to form the M(Si1-yGey) film capable of improving contact resistance of the P-channel field-effect transistor 50A and the M(Si1-yGey) film may be obtained. A photolithography and/or etch process may be eliminated with respect to conventional methods. Example embodiments described with reference to the attached drawings may be implemented independently or in combination with the other embodiments. For example, the SiGe epitaxial layer 42L illustrated in
Choi, Si-Young, Kim, Jin-Bum, Kim, Ki-hong, Lee, Hyung-Ik, Kyoung, Yong-Koo
Patent | Priority | Assignee | Title |
10361208, | Nov 17 2014 | Samsung Electronics Co., Ltd. | Semiconductor device, method of fabricating the same, and apparatus used in fabrication thereof |
10439033, | Jul 23 2013 | Samsung Electronics Co., Ltd. | Semiconductor devices |
9177810, | Jan 29 2014 | ELPIS TECHNOLOGIES INC | Dual silicide regions and method for forming the same |
9184179, | Mar 21 2014 | International Business Machines Corporation | Thin channel-on-insulator MOSFET device with n+ epitaxy substrate and embedded stressor |
9299839, | Sep 01 2014 | United Microelectronics Corporation | PFET and CMOS containing same |
9373639, | Mar 21 2014 | International Business Machines Corporation | Thin channel-on-insulator MOSFET device with n+ epitaxy substrate and embedded stressor |
9515150, | Jul 23 2013 | Samsung Electronics Co, Ltd. | Semiconductor devices and methods of manufacturing the same |
9685385, | Jul 05 2016 | Marlin Semiconductor Limited | Method of fabricating semiconductor device |
9735016, | Nov 17 2014 | Samsung Electronics Co., Ltd. | Semiconductor device, method of fabricating the same, and apparatus used in fabrication thereof |
9806171, | Aug 16 2013 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for making source and drain regions of a MOSFET with embedded germanium-containing layers having different germanium concentration |
Patent | Priority | Assignee | Title |
4861393, | Oct 28 1983 | AGERE Systems Inc | Semiconductor heterostructures having Gex Si1-x layers on Si utilizing molecular beam epitaxy |
5496750, | Sep 19 1994 | Texas Instruments Incorporated | Elevated source/drain junction metal oxide semiconductor field-effect transistor using blanket silicon deposition |
6214679, | Dec 30 1999 | INTEL CORPORATION A DELAWARE CORPORATION | Cobalt salicidation method on a silicon germanium film |
6218711, | Feb 19 1999 | Advanced Micro Devices, Inc. | Raised source/drain process by selective sige epitaxy |
6235568, | Jan 22 1999 | Intel Corporation | Semiconductor device having deposited silicon regions and a method of fabrication |
6346447, | Aug 29 1997 | Texas Instruments Incorporated | Shallow-implant elevated source/drain doping from a sidewall dopant source |
6479358, | Feb 19 1999 | Advanced Micro Devices, Inc. | Raised source/drain process by selective SiGe epitaxy |
6545317, | Jun 30 2000 | Kabushiki Kaisha Toshiba | Semiconductor device having a gate electrode with a sidewall insulating film and manufacturing method thereof |
6555880, | Jun 07 2001 | International Business Machines Corporation | Self-aligned silicide process utilizing ion implants for reduced silicon consumption and control of the silicide formation temperature and structure formed thereby |
6617654, | Oct 12 2000 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with sidewall spacers and elevated source/drain region |
6787864, | Sep 30 2002 | Advanced Micro Devices, Inc. | Mosfets incorporating nickel germanosilicided gate and methods for their formation |
6815707, | Sep 30 2002 | TESSERA ADVANCED TECHNOLOGIES, INC | Field-effect type semiconductor device for power amplifier |
6852600, | Oct 29 2002 | GLOBALFOUNDRIES Inc | Strained silicon MOSFET having silicon source/drain regions and method for its fabrication |
6906360, | Sep 10 2003 | GLOBALFOUNDRIES U S INC | Structure and method of making strained channel CMOS transistors having lattice-mismatched epitaxial extension and source and drain regions |
6943407, | Jun 17 2003 | GLOBALFOUNDRIES Inc | Low leakage heterojunction vertical transistors and high performance devices thereof |
6946371, | Jun 10 2002 | Taiwan Semiconductor Manufacturing Company, Ltd | Methods of fabricating semiconductor structures having epitaxially grown source and drain elements |
6949482, | Dec 08 2003 | Intel Corporation | Method for improving transistor performance through reducing the salicide interface resistance |
7045432, | Feb 04 2004 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | Method for forming a semiconductor device with local semiconductor-on-insulator (SOI) |
7060546, | Nov 26 2003 | GLOBALFOUNDRIES Inc | Ultra-thin SOI MOSFET method and structure |
7118977, | Nov 11 2004 | Texas Instruments Incorporated | System and method for improved dopant profiles in CMOS transistors |
7122449, | Jun 10 2002 | Taiwan Semiconductor Manufacturing Company, Ltd | Methods of fabricating semiconductor structures having epitaxially grown source and drain elements |
7132338, | Oct 10 2003 | Applied Materials, Inc | Methods to fabricate MOSFET devices using selective deposition process |
7172933, | Jun 10 2004 | Taiwan Semiconductor Manufacturing Company, Ltd. | Recessed polysilicon gate structure for a strained silicon MOSFET device |
7176522, | Nov 25 2003 | Taiwan Semiconductor Manufacturing Company, Ltd | Semiconductor device having high drive current and method of manufacturing thereof |
7244654, | Dec 31 2003 | Texas Instruments Incorporated | Drive current improvement from recessed SiGe incorporation close to gate |
7335566, | Oct 31 2005 | SEMICONDUCTOR MANUFACTURING INTERNATIONAL SHANGHAI CORPORATION | Polysilicon gate doping method and structure for strained silicon MOS transistors |
7348248, | Jul 12 2005 | Taiwan Semiconductor Manufacturing Company, Ltd. | CMOS transistor with high drive current and low sheet resistance |
7354835, | Jun 22 2004 | Samsung Electronics Co., Ltd. | Method of fabricating CMOS transistor and CMOS transistor fabricated thereby |
7381623, | Jan 17 2007 | GLOBALFOUNDRIES U S INC | Pre-epitaxial disposable spacer integration scheme with very low temperature selective epitaxy for enhanced device performance |
7390707, | Jun 13 2005 | Taiwan Semiconductor Manufacturing Company, Ltd | Semiconductor device fabrication method |
7413957, | Jun 24 2004 | Applied Materials, Inc. | Methods for forming a transistor |
7432559, | Sep 19 2006 | Taiwan Semiconductor Manufacturing Company, Ltd.; Taiwan Semiconductor Manufacturing Company, Ltd | Silicide formation on SiGe |
7432560, | Sep 09 2004 | Samsung Electronics Co., Ltd. | Body-tied-to-source MOSFETs with asymmetrical source and drain regions and methods of fabricating the same |
7528065, | Jan 17 2006 | International Business Machines Corporation | Structure and method for MOSFET gate electrode landing pad |
7534689, | Nov 21 2006 | INNOVATIVE FOUNDRY TECHNOLOGIES LLC | Stress enhanced MOS transistor and methods for its fabrication |
7544997, | Feb 16 2007 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Multi-layer source/drain stressor |
7592214, | Oct 26 2006 | Taiwan Semiconductor Manufacturing Company, Ltd | Method of manufacturing a semiconductor device including epitaxially growing semiconductor epitaxial layers on a surface of semiconductor substrate |
7592619, | May 17 2004 | Taiwan Semiconductor Manufacturing Co., Ltd. | Epitaxy layer and method of forming the same |
7611938, | Nov 25 2003 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device having high drive current and method of manufacture therefor |
7615829, | Jun 07 2002 | Taiwan Semiconductor Manufacturing Company, Ltd | Elevated source and drain elements for strained-channel heterojuntion field-effect transistors |
7718500, | Dec 16 2005 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | Formation of raised source/drain structures in NFET with embedded SiGe in PFET |
7781848, | Feb 14 2006 | Kioxia Corporation | Semiconductor device with extension structure and method for fabricating the same |
7795689, | Jul 25 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor device including a germanium silicide film on a selective epitaxial layer |
7880228, | Feb 13 2006 | Kabushiki Kaisha Toshiba | Semiconductor device including MISFET |
7948040, | Feb 22 2007 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
8039902, | Nov 20 2008 | Samsung Electronics Co., Ltd. | Semiconductor devices having Si and SiGe epitaxial layers |
20040262683, | |||
20050059236, | |||
20050280095, | |||
20050282324, | |||
20060170047, | |||
20070080392, | |||
20070099370, | |||
20070148939, | |||
20070238236, | |||
20080023772, | |||
20080290421, | |||
20080315322, | |||
20100123198, | |||
20110006344, | |||
20120003799, | |||
JP2006351581, | |||
JP2008028324, | |||
JP2008047586, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 08 2011 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
May 30 2016 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 21 2020 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 22 2024 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 04 2015 | 4 years fee payment window open |
Jun 04 2016 | 6 months grace period start (w surcharge) |
Dec 04 2016 | patent expiry (for year 4) |
Dec 04 2018 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 04 2019 | 8 years fee payment window open |
Jun 04 2020 | 6 months grace period start (w surcharge) |
Dec 04 2020 | patent expiry (for year 8) |
Dec 04 2022 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 04 2023 | 12 years fee payment window open |
Jun 04 2024 | 6 months grace period start (w surcharge) |
Dec 04 2024 | patent expiry (for year 12) |
Dec 04 2026 | 2 years to revive unintentionally abandoned end. (for year 12) |