A threshold comparator with hysteresis includes a comparator circuit, having a first input, for receiving an input voltage, a second input, and an output, which supplies an output voltage having a first value and a second value. A current generator, controlled by the output voltage, supplies a current to the first input in the presence selectively of one between the first value and second value of the output voltage. A selector circuit connects the second input of the comparator circuit to a first reference voltage source, which supplies a first reference voltage, in response to first edges of the output voltage, and to a second reference voltage source, which supplies a second reference voltage, in response to second edges of the output voltage, opposite to the first edges.
|
11. Method for performing threshold comparison with hysteresis of a voltage comprising:
supplying an input voltage to a first input of a comparator circuit, having a second input and an output configured to provide an output voltage having a first value, when the first input is at a higher voltage than the second input, and a second value, when the first input is at a lower voltage than the second input;
supplying a hysteresis current to the first input in the presence of selectively one of the first value and the second value of the output voltage;
providing the second input of the comparator circuit with a first reference voltage, in response to first edges of the output voltage, and a second reference voltage, lower than the first reference voltage, in response to second edges of the output voltage, opposite to the first edges; and
providing the second input of the comparator circuit with a third reference voltage, intermediate between the first reference voltage and the second reference voltage, after a controlled duration since each first edge and since each second edge of the output voltage.
18. A method for performing threshold comparison with hysteresis, comprising:
providing, by a comparator circuit, an output voltage including a first output state when an input voltage on a first input is greater than a reference voltage on a second input and a second output state when the input voltage is less than the reference voltage;
supplying, by a current source, a hysteresis current to the first input of the comparator circuit in response to only one of the output states of the comparator circuit, the current source being inactive otherwise;
coupling, by a coupling circuit, a first reference voltage to the second input of the comparator circuit for a first predetermined time duration in response to a transition of the output voltage from the first output state to the second output state;
coupling, by the coupling circuit, a second reference voltage to the second input of the comparator circuit for a second predetermined time duration in response to a transition of the output voltage from the second output state to the first output state, wherein the first predetermined time duration is equal to the second predetermined time duration; and
coupling a third reference voltage to the second input of the comparator circuit after the first predetermined time duration has expired.
14. A threshold comparator with hysteresis comprising:
a comparator circuit configured to provide an output voltage including a first output state when an input voltage on a first input is greater than a reference voltage on a second input and a second output state when the input voltage is less than the reference voltage;
a current source configured to supply a hysteresis current to the first input of the comparator circuit in response to only one of the output states of the comparator circuit to be inactive otherwise; and
a coupling circuit configured to couple a first reference voltage to the second input of the comparator circuit for a first predetermined time duration in response to a transition of the output voltage from the first output state to the second output state, and to couple a second reference voltage to the second input of the comparator circuit for a second predetermined time duration in response to a transition of the output voltage from the second output state to the first output state;
wherein the first predetermined time duration is equal to the second predetermined time duration; and
wherein the coupling circuit is further configured to couple a third reference voltage to the second input of the comparator circuit after the first predetermined time duration has expired.
1. threshold comparator with hysteresis comprising:
an input terminal;
a comparator circuit, having a first input, coupled to the input terminal for receiving an input voltage, a second input and an output for providing an output voltage having a first value, when the first input is at a higher voltage than the second input, and a second value, when the first input is at a lower voltage than the second input;
a current generator, coupled to the input terminal and controlled by the output voltage for supplying a hysteresis current to the input terminal in the presence of selectively one of the first value and the second value of the output voltage;
at least a first reference voltage source and a second reference voltage source, for providing, respectively, a first reference voltage and a second reference voltage, lower than the first reference voltage;
a selective coupling circuit, controlled by the output voltage of the comparator circuit and configured to couple the second input of the comparator circuit to the first reference voltage source, in response to first edges of the output voltage, and to the second reference voltage source, in response to second edges of the output voltage, opposite to the first edges; and
a third reference voltage source, for providing a third reference voltage, intermediate between the first reference voltage and the second reference voltage, wherein the selective coupling circuit is configured to couple the second input of the comparator circuit to the third reference voltage source after a controlled duration since each first edge and since each second edge of the output voltage.
2. comparator according to
3. comparator according to
4. comparator according to
the first two-way selector has inputs respectively connected to an output del second two-way selector and to the third reference voltage source, a control terminal defining the first control terminal and an output connected to the second input of the comparator circuit; and
the second two-way selector has inputs respectively connected to the first reference voltage source and to the second reference voltage source and a control terminal defining the second control terminal.
5. comparator according to
6. comparator according to
7. comparator according to
8. comparator according to
9. comparator according to
12. Method according to
13. Method according to
15. A threshold comparator with hysteresis as defined in
16. A threshold comparator with hysteresis as defined in
a first selector circuit having an output coupled to the second input of the comparator circuit, a first input configured to receive the third reference voltage, a second input, and a control input;
a second selector circuit having an output coupled to the second input of the first selector, a first input configured to receive the first reference voltage, a second input configured to receive the second reference voltage, and a control input configured to receive the output voltage of the comparator circuit; and
a timing pulse generator having an output coupled to the control input of the first selector circuit and an input configured to receive the output voltage of the comparator circuit, wherein the first selector circuit couples the output of the second selector circuit to the second input of the comparator circuit in response to a timing pulse of the first predetermined time duration generated by the timing pulse generator.
17. A threshold comparator with hysteresis as defined in
19. A method for performing threshold comparison with hysteresis as defined in
|
This application claims the priority benefit of Italian patent application number TO2009A001027, filed on Dec. 22, 2009, entitled “Threshold Comparator with Hysteresis and method for Performing Threshold Comparison with Hysteresis,” which is hereby incorporated by reference to the maximum extent allowable by law.
1. Field of Invention
The present invention relates to a threshold comparator with hysteresis and to a method for performing a threshold comparison with hysteresis.
2. Discussion of the Related Art
As is known, in many applications in the electronics sector, the state of operation of a system should be modified when given conditions arise. For this reason, there is frequently the need to monitor electrical quantities that are critical or indicate a state of critical operation.
Just to provide an example, in the case of switching power supplies connected to an energy-distribution network, it may be advantageous to provide a protection device that disables switching when the input voltage is too low (brownout protection). A situation of this kind may commonly arise owing to the normal fluctuations that involve any energy-distribution network.
A switching power supply usually comprises a rectifier circuit (for example, a diode bridge with a filter capacitor), connected downstream of which is a switching converter. The rectifier circuit receives the AC mains voltage and supplies a non-regulated DC voltage, which is received by the switching converter and converted into a regulated DC output voltage. When the non-regulated DC voltage on the output of the rectifier circuit drops below a first threshold, the converter is disabled. Normal operation of the converter is restored when the non-regulated DC voltage returns above a second threshold, higher than the first threshold. The hysteresis thus created enables prevention of excessively frequent state transitions, in particular when the voltage to be monitored and the reference voltage are very close to one another.
To monitor the non-regulated DC voltage, a comparator with hysteresis is normally used, which compares the voltage to be monitored with a reference voltage and supplies a signal indicating the outcome of the comparison. Said signal is then used for determining the state of operation of the system.
The example described is obviously a particular case, and it remains clear that the same requirements can arise in many applications or for various reasons in the framework of one and the same application.
Known comparators with hysteresis, however, do not solve the problem of undesired switchings in an altogether satisfactory way.
If the electrical quantity to be monitored is affected by high-frequency noise, undesirable switchings may, in any case, occur during the step of transition from the first threshold to the second threshold and vice versa, especially if considerable capacitances are coupled to one of the input terminals of the comparator. The presence of even relatively slight disturbance may hence lead to a delay before the output of the comparator assumes a stable configuration.
An aim of at least one embodiment of the present invention is to provide a threshold comparator with hysteresis and a method for performing a threshold comparison with hysteresis, which enable the limitations described to be overcome and, in particular, reduction of the risk of undesirable switchings on account of disturbance.
According to at least one embodiment, there is provided a threshold comparator with hysteresis comprising an input terminal, a comparator circuit, having a first input, coupled to the input terminal for receiving an input voltage, a second input and an output for providing an output voltage having a first value, when the first input is at a higher voltage than the second input, and a second value, when the first input is at a lower voltage than the second input, a current generator, coupled to the input terminal and controlled by the output voltage for supplying a hysteresis current to the input terminal in the presence of selectively one of the first value and the second value of the output voltage, at least a first reference voltage source and a second reference voltage source, for providing respectively a first reference voltage and a second reference voltage, lower than the first reference voltage and a selective coupling circuit, controlled by the output voltage of the comparator circuit and configured to couple the second input of the comparator circuit to the first reference voltage source, in response to first edges of the output voltage, and to the second reference voltage source, in response to second edges of the output voltage, opposite to the first edges.
According to another embodiment, the threshold comparator comprises a third reference voltage source, for providing a third reference voltage, intermediate between the first reference voltage and the second reference voltage, wherein the selective coupling circuit is configured to couple the second input of the comparator circuit to the third reference voltage source after a controlled duration since each first edge and since each second edge of the output voltage.
According to another embodiment, the selective coupling circuit comprises a selector device, having connection inputs respectively connected to the first reference voltage source, to the second reference voltage source and to the third reference voltage source, and a timer circuit coupled to the output of the comparator circuit for receiving the output voltage and configured to control the selector device so as to couple the second input of the comparator circuit to one of the first reference voltage source and the second reference voltage source for the duration in response to the first edges and to the second edges of the output voltage.
According to another embodiment, the selector device has a first control terminal connected to an output of the timer circuit and a second control terminal connected to the output of the comparator circuit for receiving the output voltage.
According to another embodiment, the selector device comprises a first two-way selector and a second two-way selector and wherein the first two-way selector has inputs respectively connected to an output del second two-way selector and to the third reference voltage source, a control terminal defining the first control terminal and an output connected to the second input of the comparator circuit and the second two-way selector has inputs respectively connected to the first reference voltage source and to the second reference voltage source and a control terminal defining the second control terminal.
According to another embodiment, the selector device comprises a multiplexer having connection inputs respectively connected to the first reference voltage source, to the second reference voltage source and to the third reference voltage source.
According to another embodiment, the timer circuit is configured to provide timing pulses having the duration, in response to each first edge and to each second edge of the output voltage.
According to another embodiment, the comparator circuit is configured so that the first edges are determined by decrements of the input voltage on first input of the comparator circuit and the second edges are determined by increments of the input voltage on the first input of the comparator circuit.
According to another embodiment, the current generator is controlled so as to cause a decrement of the input voltage, in response to the first edges of the output voltage, and an increment of the input voltage, in response to the second edges of the output voltage.
According to another embodiment, the threshold comparator further comprises an input resistive divider having a first terminal and a second terminal, for receiving a voltage, and a control terminal, intermediate between the first terminal and the second terminal and connected to the input terminal.
According to another embodiment, the threshold comparator with hysteresis is incorporated into an electronic apparatus.
According to another embodiment, there is provided a method for performing threshold comparison with hysteresis of a voltage comprising supplying an input voltage to a first input of a comparator circuit, having a second input and an output configured to provide an output voltage having a first value, when the first input s at a higher voltage than the second input, and a second value, when the first input is at a lower voltage than the second input supplying a hysteresis current to the input terminal in the presence of selectively one of the first value and the second value of the output voltage and providing the second input of the comparator circuit with a first reference voltage, in response to first edges of the output voltage, and a second reference voltage, lower than the first reference voltage, in response to second edges of the output voltage, opposite to the first edges.
According to another embodiment, the method comprises providing the second input of the comparator circuit with a third reference voltage, intermediate between the first reference voltage and the second reference voltage, after a controlled duration since each first edge and since each second edge of the output voltage.
According to another embodiment, the comparator circuit is configured so that the first edges are caused by decrements of the input voltage on the first input of the comparator circuit and the second edges are caused by increments of the input voltage on the first input of the comparator circuit.
According to another embodiment, wherein supplying the hysteresis current to the input terminal in the presence of selectively one of the first value and the second value of the output voltage comprises causing decrements of the input voltage, in response to the first edges of the output voltage, and increments of the input voltage, in response to the second edges of the output voltage.
For a better understanding of the invention, some embodiments thereof will now be described, purely by way of non-limiting example and with reference to the attached drawings, wherein:
The computer system 1 comprises a power supply 3, a motherboard 5, and peripheral devices, among which a plurality of disk units 6 and auxiliary boards 7.
In addition, a plurality of devices are mounted on the motherboard are, such as, for example, a central processing unit 8, a video processor 9, a disk controller 10, and input/output (I/O) ports 11 with corresponding controllers. The computer system 1 can of course be equipped with further devices, either separate or mounted on the motherboard 5 (not illustrated or described herein for reasons of simplicity).
The power supply 3 is connected to the mains network 2 and converts the AC supply voltage VAC, supplied by the mains network 2, into a DC supply voltage VDC, which is supplied to the motherboard 5 and, directly or through the motherboard 5, to the peripheral devices, in particular to the disk units 6 and to the auxiliary boards 7 in the embodiment described. In turn, the motherboard 5 uses the DC supply voltage VDC for supplying the devices that are mounted thereon, as required.
The rectifier 15 has input terminals 15a, 15b connected to the mains network 2 and output terminals respectively connected to a ground line 20 and to an input terminal 18a of the DC-DC converter 18. The input capacitive filter 16 is connected between the ground line 20 and the input terminal 18a of the DC-DC converter 18, as likewise is the resistive divider 17. In greater detail, the resistive divider 17 comprises: a first resistor 21, connected between the input terminal 18a of the DC-DC converter 18 and a control node 22 and having a first resistance R1; and a second resistor 23, connected between the control node 22 and the ground line 20 and having a second resistance R2.
The DC-DC converter 18 comprises a switching module 24 and a comparator with hysteresis 25.
The switching regulator module 24, of a known type, receives a rectified voltage VX from the input terminal 18a and supplies the DC supply voltage VDC to the load 19.
The comparator with hysteresis 25 has a first input connected to the control node 22, on which an input voltage VY is present, and a second input connected to the ground line 20. The comparator with hysteresis 25 is configured to disable the switching regulator module 24 when the rectified voltage VX drops below a first threshold and to enable the switching regulator module 24 when the rectified voltage VX rises above a second threshold, higher than the first threshold. For this purpose, the comparator with hysteresis 25 has an output connected to an enable input of the switching regulator module 24 for supplying an enable voltage VEN.
The comparator circuit 27 has: a first input 27a, for example a non-inverting input, connected to the control node 22 of the resistive divider 17 through a pin 31 of the chip 26 and defining the first input of the comparator with hysteresis 25; and a second input 27b, for example an inverting input, connected to an output of the voltage hysteresis circuit 30 for receiving a reference voltage, as described in detail hereinafter.
An output 27c of the comparator circuit 27 supplies an output voltage, defining the enable voltage VEN. In detail, the enable voltage VEN has a first value VEN1 (for example, a high value) when the voltage on the first input 27a (i.e., the input voltage VY in the example described) is higher than the voltage on the second input 27b, and a second value VEN2 (for example a low value) otherwise.
The current hysteresis circuit 28 is configured to supply a hysteresis current IH to the control node 22 of the resistive divider 17 when the output of the comparator circuit 27 assumes selectively one between the first value VEN1 and the second value VEN2, for example the first value VEN1. Otherwise, the current hysteresis circuit 28 is inactive.
In detail, the current hysteresis circuit 28 comprises a current generator 33, having a terminal connected to the first input 27a of the comparator circuit 27 and, through the pin 31, to the control node 22 of the resistive divider 17. The current generator 33 is controlled by the comparator circuit 27 so as to supply the hysteresis current IH selectively when the voltage on the first input 27a is higher than the voltage on the second input 27b. For this purpose, the output 27c of the comparator circuit 27 is coupled to a control terminal 33a of the current generator 33. In the embodiment illustrated, in particular, the current generator 33 is active when its control terminal receives a low voltage. Consequently, the enable voltage VEN supplied by the comparator circuit 27 is supplied to the control terminal 33a through a logic element, here an inverter 34. It is understood, however, that, in other embodiments, the current generator 33 can be controlled directly by the enable voltage VEN and, moreover, can be activated in the presence of the first value, instead of the second value, by the enable voltage VEN.
The voltage hysteresis circuit 30 comprises a timed selector circuit 35, which is controlled by the enable voltage VEN supplied by the output 27c of the comparator circuit 27, a standard voltage source 38, and a first hysteresis voltage source 39 and a second hysteresis voltage source 40, connected to respective selection inputs of the timed selector circuit 35. In addition, the standard voltage source 38 supplies a standard reference voltage V0, while the first and second hysteresis voltage sources 39, 40 supply, respectively, a first hysteresis reference voltage V1 (higher than the standard reference voltage V0) and a second hysteresis reference voltage V2 (lower than the standard reference voltage V0).
The timed selector circuit 35 comprises a timer 41, a first two-way selector 42, and a second two-way selector 43 and is configured to couple the second input 27b of the comparator circuit 27 selectively to one between the standard voltage source 38, the first hysteresis voltage source 39 and the second hysteresis voltage source 40.
In one embodiment, the timer 41 comprises a monostable circuit that supplies timing pulses ST of duration T (see also
The first two-way selector 42 has a first input connected to the standard voltage source 38 and a second input connected to the output of the second two-way selector 43. The control terminal 42a of the first two-way selector 42 is connected to the output of the timer 43 for receiving the timing pulses ST, as already mentioned. The output of the first two-way selector 42 is moreover connected to the second input 27b of the comparator circuit 27.
The first two-way selector 42 is configured to connect the second input 27b of the comparator circuit 27 to the standard voltage source 38, in the absence of a timing pulse ST (in practice, at a distance greater than the duration T from the last switching of the enable voltage VEN). In the presence of timing pulses ST, instead, the first two-way selector 43 connects the second input 27b of the comparator circuit 27 to the output of the second two-way selector 43.
The second two-way selector 43 has a first input and a second input, connected to the first hysteresis voltage source 39 and to the second hysteresis voltage source 40 respectively, while a control terminal 43a receives the enable voltage VEN directly from the output 27c of the comparator circuit 27. The output of the second two-way selector 43 is connected to the first hysteresis voltage source 39 when the enable voltage VEN has the first value VEN1, and to the second hysteresis voltage source 40 when the enable voltage VEN has the second value VEN2.
In a first period (
In these conditions, the switching regulator module 24 is disabled and, in practice, the load 19 is not supplied.
As soon as the input voltage VY exceeds the standard reference voltage V0, the enable voltage VEN switches to the first value VEN1 (high, rising edge) and activates the current generator 33, which supplies the hysteresis current IH to the control node 22. In response to activation of the current generator 33, the input voltage VY is incremented by an amount
Given the presence at least of parasitic capacitances associated to the control node 22, an increment in the input voltage VY is completed in a transient of duration tD. Note that the duration T of the timing pulses ST is longer than the duration tD of the transients of increment (or decrement, as described hereinafter) of the input voltage VY.
Simultaneously, following upon switching of the enable voltage VEN to the first value VEN1, the timer 41 supplies a timing pulse ST. Consequently, the first two-way selector 42 and the second two-way selector 43 switch, thus connecting the second hysteresis voltage source 40 to the second input 27b of the comparator circuit 27, which receives the second hysteresis reference voltage V2. In this step, then, the comparator circuit 27 does not switch unless the input voltage VY (incremented following upon turning-on of the current generator 33) drops below the second hysteresis reference voltage V2 (lower than the standard reference voltage V0). When the timing pulse ST terminates (
At this point, the comparator circuit 27 switches when the input voltage VY drops below the standard reference voltage V0 (falling edge of the enable voltage VEN, opposite to the rising edge). Given that the current generator 33 supplies the hysteresis current IH, the conditions for switching arise only when the rectified voltage VX drops below a lower hysteresis threshold VHL (
and is lower than the upper hysteresis threshold VHH (the quantity R1IH is positive).
In this case, the enable voltage VEN switches once again to the second value VEN2 (falling edge), thus deactivating the current generator 33 (the input voltage VY is thus decremented by the amount ΔV in a transient of duration tD). In addition, the timer 41 supplies a new timing pulse ST in response to switching of the enable voltage VEN. The first two-way selector 42 and the second two-way selector 43 thus connect the first hysteresis voltage source 39 to the second input 27b of the comparator circuit 27, which receives the first hysteresis reference voltage V1.
For the duration T of the timing pulse ST (up to the instant t2+T,
Once the timing pulse ST terminates, the initial condition of the comparator with hysteresis 25 is restored.
The comparator with hysteresis 25 exploits current and voltage hysteresis together in order to mask effectively any possible rebounds of the rectified voltage VX that may occur immediately after overstepping of the thresholds on account of disturbance and noise. Undesirable switchings are thus prevented.
Activation and deactivation of the current generator 33 following upon the switchings of the comparator circuit 27 enable modification of the value of the input voltage VY, alternatively by introducing or removing the amount ΔV so as to counter switchings due to transient variations and not to a trend of the rectified voltage VX. In practice, the input voltage VY is incremented as soon as the rectified voltage VX exceeds the upper hysteresis threshold VHH and is decremented as soon as the rectified voltage VX drops below the lower hysteresis threshold VHL.
In addition, when the rectified voltage VX exceeds the upper hysteresis threshold VHH (and hence the enable voltage VEN switches on account of an increment in the input voltage VY, which exceeds the standard reference voltage V0), the reference voltage on the second input 27b of the comparator circuit 27 is decremented (passing from the value of the standard reference voltage V0 to the value of the second hysteresis reference voltage V2). When, instead, the rectified voltage VX drops below the lower hysteresis threshold VHL (and hence the enable voltage VEN switches on account of a decrement of the input voltage VY, which drops below the standard reference voltage V0), the reference voltage on the second input 27b of the comparator circuit 27 is incremented (passing from the value of the standard reference voltage V0 to the value of the first hysteresis reference voltage V1).
Use of the timer 41 moreover makes it possible to limit the voltage hysteresis to a fixed duration after each switching of the comparator circuit 27. In this way, the input voltage VY is normally compared with the same reference voltage (i.e., the standard reference voltage V0) to determine the value of the enable voltage VEN. Only after switchings of the comparator circuit 27 and limitedly for a time equal to the duration T of the timing pulses ST, the input voltage VY is compared with one between the first hysteresis reference voltage V1 and the second hysteresis reference voltage V2. In this way, it is possible to fix two independent thresholds for the rectified voltage VX (namely, the upper hysteresis threshold VHH and the lower hysteresis threshold VHL), using simply a pair of resistors that define the divider 17.
In addition, the upper hysteresis threshold VHH and the lower hysteresis threshold VHL depend upon just a few parameters, i.e., only upon the resistances R1, R2 of the resistors 21, 22, the hysteresis current IH, and the standard reference voltage V0. The imprecisions due to the ineliminable process spread are thus limited.
The current hysteresis circuit 128 comprises a current generator 133, connected between the first input 27a of the comparator circuit 27 and the ground line 20, and controlled by the enable voltage VEN. In particular, the current generator 133, which has a control input 133a connected to the output of the comparator circuit 27, detects a hysteresis current IH from the control node 22 when the enable voltage VEN has the second value VEN2 (low), and is de-activated otherwise.
The voltage hysteresis circuit 130 comprises a timed selector circuit 135 and, moreover, the standard voltage source 38 and the first and second hysteresis voltage sources 39, 40. The timed selector circuit 35 comprises the timer 41 and a multiplexer 143, which has connection inputs that are coupled to the standard voltage source 38, to the first hysteresis voltage source 39, and to the second hysteresis voltage source 40, and an output connected to the second input 27b of the comparator circuit 27. In addition, the multiplexer 143 has a first control input 143a and a second control input 143b, respectively connected to the output of the timer 41 and to the output 27c of the comparator circuit 27. As already described, the timer 41 generates timing pulses ST of duration T in response to switchings of the enable voltage VEN. The multiplexer 143 is configured to respond to the timing pulses ST and to the values of the enable voltage VEN in the following way (see for reference also
Finally, it is evident that modifications and variations may be made to the method and to the device described, without thereby departing from the scope of the present invention, as defined in the annexed claims.
In particular, it is understood that the invention is not limited only to the sector of the computers and power supplies, but can find advantageous application in all those cases in which it is necessary to make a comparison with hysteresis of a voltage with reference thresholds.
In addition, the hysteresis cycle may have any configuration. For example, the output voltage of the comparator circuit can switch so as to present falling edges for increasing values of the rectified input voltage and, vice versa, rising edges for decreasing values of the rectified input voltage.
The durations of the positive and negative portions of the voltage hysteresis may not be the same. In other words, the first hysteresis voltage source can remain connected to the second input 27b of the comparator circuit for a time different from the second hysteresis voltage source.
Such alterations, modifications, and improvements are intended to be part of this disclosure, and are intended to be within the spirit and the scope of the present invention. Accordingly, the foregoing description is by way of example only and is not intended to be limiting. The present invention is limited only as defined in the following claims and the equivalents thereto.
Patent | Priority | Assignee | Title |
9432015, | Jan 13 2014 | STMicroelectronics International N.V. | Hysteresis comparator circuit having differential input transistors with switched bulk bias voltages |
9471079, | Oct 16 2014 | uPI Semiconductor Corp. | Method with function parameter setting and integrated circuit using the same |
9964979, | Oct 16 2014 | uPI Semiconductor Corp. | Method with function parameter setting and integrated circuit using the same |
Patent | Priority | Assignee | Title |
5122680, | Oct 29 1990 | International Business Machines Corporation | Precision hysteresis circuit |
5426386, | Apr 21 1992 | Benchmarq Microelectronics, Inc.; BENCHMARQ MICROELECTRONICS, INC A CORP OF TEXAS | Low-power semiconductor voltage comparator with hysteresis |
6172492, | Mar 26 1999 | Sarnoff Corporation; Daewoo Electronics Co., Ltd. | Fixed off time and zero voltage switching dual mode power factor correcting converter |
6825735, | Aug 20 2002 | Samsung Electronics Co., Ltd. | Power supply voltage and temperature-independent RC oscillator using controllable Schmitt trigger |
6828828, | Aug 03 2001 | VALTRUS INNOVATIONS LIMITED | Dynamic control of switching reference voltage |
7652508, | Apr 20 2005 | Sharp Kabushiki Kaisha | Circuit device and electronic equipment provided with the same |
20050162207, | |||
20050206422, | |||
20070064779, | |||
DE19732671, | |||
EP1531548, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 02 2010 | STMicroelectronics S.r.l. | (assignment on the face of the patent) | / | |||
Jun 23 2011 | STRACQUADAINI, ROSARIO DAVIDE | STMICROELECTRONICS S R L | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028483 | /0442 |
Date | Maintenance Fee Events |
Mar 21 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 31 2021 | REM: Maintenance Fee Reminder Mailed. |
Nov 15 2021 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 08 2016 | 4 years fee payment window open |
Apr 08 2017 | 6 months grace period start (w surcharge) |
Oct 08 2017 | patent expiry (for year 4) |
Oct 08 2019 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 08 2020 | 8 years fee payment window open |
Apr 08 2021 | 6 months grace period start (w surcharge) |
Oct 08 2021 | patent expiry (for year 8) |
Oct 08 2023 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 08 2024 | 12 years fee payment window open |
Apr 08 2025 | 6 months grace period start (w surcharge) |
Oct 08 2025 | patent expiry (for year 12) |
Oct 08 2027 | 2 years to revive unintentionally abandoned end. (for year 12) |