Non-volatile resistive-switching memories are described, including a memory element having a first electrode, a second electrode, a metal oxide between the first electrode and the second electrode. The metal oxide switches using bulk-mediated switching, has a bandgap greater than 4 electron volts (eV), has a set voltage for a set operation of at least one volt per one hundred angstroms of a thickness of the metal oxide, and has a leakage current density less than 40 amps per square centimeter (A/cm2) measured at 0.5 volts (V) per twenty angstroms of the thickness of the metal oxide.
|
1. A method for forming a resistive-switching memory element comprising:
forming a first electrode having a first work function;
forming a first metal oxide over the first electrode, wherein the first metal oxide has a first thickness;
forming a second metal oxide with a second thickness and located over the first metal oxide, the second metal oxide is different from the first metal oxide, the second thickness is less than 25% of the first thickness;
forming a second electrode located over the second metal oxide, the second electrode is configured to have a second work function greater than the first work function, wherein the memory element switches from a high resistance state to a low resistance state and vice versa; and
forming a third metal oxide between the first metal oxide and the first electrode,
wherein the third metal oxide aliovalently dopes into the first metal oxide.
2. The method of
4. The method of
the first electrode is chosen from the group consisting of: titanium nitride, silicide, and silicon;
the first metal oxide is chosen from the group consisting of: hafnium oxide, aluminum oxide, tantalum oxide, zirconium oxide, and yttrium oxide; and
the second electrode is chosen from the group consisting of: platinum, nickel, iridium, iridium oxide, titanium nitride, tantalum nitride, ruthenium, ruthenium oxide, a ruthenium-titanium alloy, a nickel-titanium alloy, and a tantalum nitride/nickel/tantalum nitride stack.
5. The method of
6. The method of
7. The method of
8. The method of
9. The method of
|
This application is a Continuation Application of U.S. patent application Ser. No. 12/255,109 entitled “Non-volatile Resistive-Switching Memories” filed on Oct. 21, 2008 which claims priority under the provisions of 35 U.S.C. §119 based upon U.S. Provisional Application No. 61/049,752 entitled “Non-Volatile Resistive Switching Memories” and filed on May 1, 2008, each of which is incorporated herein by reference.
The present invention relates generally to electronic memories. More specifically, non-volatile resistive-switching memories are described.
Non-volatile memories are semiconductor memories that retain their contents when unpowered. Non-volatile memories are used for storage in electronic devices such as digital cameras, cellular telephones, and music players, as well as in general computer systems, embedded systems and other electronic devices that require persistent storage. Non-volatile semiconductor memories can take the form of removable and portable memory cards or other memory modules, can be integrated into other types of circuits or devices, or can take any other desired form. Non-volatile semiconductor memories are becoming more prevalent because of their advantages of small size and persistence, having no moving parts, and requiring little power to operate.
Flash memory is a common type of non-volatile memory used in a variety of devices. Flash memory uses an architecture that can result in long access, erase, and write times. The operational speeds of electronic devices and storage demands of users are rapidly increasing. Flash memory is proving, in many instances, to be inadequate for non-volatile memory needs. Additionally, volatile memories (such as random access memory (RAM)) can potentially be replaced by non-volatile memories if the speeds of non-volatile memories are increased to meet the requirements for RAM and other applications currently using volatile memories.
Thus, what is needed is a new type of non-volatile memory. Memories that include elements which exhibit changes in resistive states in response to the application of voltages have been described. These memories typically have operational and durability limitations. Therefore, a resistive-switching memory with improved operational and durability characteristics is desired.
Various embodiments of the invention are disclosed in the following detailed description and the accompanying drawings:
A detailed description of one or more embodiments is provided below along with accompanying figures. The detailed description is provided in connection with such embodiments, but is not limited to any particular example. The scope is limited only by the claims and numerous alternatives, modifications, and equivalents are encompassed. Numerous specific details are set forth in the following description in order to provide a thorough understanding. These details are provided for the purpose of example and the described techniques may be practiced according to the claims without some or all of these specific details. For the purpose of clarity, technical material that is known in the technical fields related to the embodiments has not been described in detail to avoid unnecessarily obscuring the description.
According to various embodiments, resistive-switching memory elements can be formed that use bulk-mediated switching mechanisms. According to some of these embodiments, a metal-insulator-metal (MIM) memory element can be formed from two electrodes and one or more layers of one or more metal oxides disposed therebetween. A bulk switching mechanism, as used herein, describes changes in resistivity that are caused by events (e.g., the filling or emptying of defects) within the bulk of the metal oxide. In these embodiments, defects such as traps can be formed or enhanced in the metal oxide. The defects are filled to form non-metallic percolation paths by applying a set voltage pulse and emptied to break the percolation paths by applying a reset voltage pulse. The percolation paths formed during the set operation increase the conductivity of the metal oxide, thereby reducing the resistivity of the metal oxide and the memory element. The change in resistivity can be read at another voltage to determine the contents of the memory element. Materials for the metal oxide(s) and electrodes can be selected to enhance the characteristics of the memory element.
Some memory elements described herein may include a single layer of metal oxide that has certain characteristics, such as high bandgap, low leakage, bulk-switching properties, and a scalable (e.g., thickness dependent) set voltage. Other memory elements may include multiple layers of metal oxide and/or dopants to enhance or change the characteristics of the memory element. Additionally, at least one electrode of the memory element may be a noble or near noble metal.
I. Memory Structure
Read and write circuitry may be connected to memory elements 102 using signal lines 104 and orthogonal signal lines 106. Signal lines such as signal lines 104 and signal lines 106 are sometimes referred to as word lines and bit lines and are used to read and write data into the elements 102 of array 100. Individual memory elements 102 or groups of memory elements 102 can be addressed using appropriate sets of signal lines 104 and 106. Memory element 102 may be formed from one or more layers 108 of materials, as is described in further detail below. In addition, the memory arrays shown can be stacked in a vertical fashion to make multi-layer 3-D memory arrays.
Any suitable read and write circuitry and array layout scheme may be used to construct a non-volatile memory device from resistive switching memory elements such as element 102. For example, horizontal and vertical lines 104 and 106 may be connected directly to the terminals of resistive switching memory elements 102. This is merely illustrative.
If desired, other electrical devices may be associated (i.e., be one or more of the layers 108) with each memory element 102 (see, e.g.,
II. Memory Operation
During a read operation, the state of a memory element 102 can be sensed by applying a sensing voltage (i.e., a “read” voltage) to an appropriate set of signal lines 104 and 106. Depending on its history, a memory element that is addressed in this way may be in either a high resistance state or a low resistance state. The resistance of the memory element therefore determines what digital data is being stored by the memory element. If the memory element has a high resistance, for example, the memory element may be said to contain a logic one (i.e., a “1” bit). If, on the other hand, the memory element has a low resistance, the memory element may be said to contain a logic zero (i.e., a “0” bit). During a write operation, the state of a memory element can be changed by application of suitable write signals to an appropriate set of signal lines 104 and 106.
The low resistance state of memory element 102 can be sensed using read and write circuitry. When a read voltage VREAD is applied to resistive switching memory element 102, read and write circuitry will sense the relatively high “on” current value ION, indicating that memory element 102 is in its low resistance state. When it is desired to store a logic zero in memory element 102, the memory element can once again be placed in its high resistance state by applying a reset voltage VRESET to memory element 102. When read and write circuitry applies VRESET to memory element 102, memory element 102 enters its high resistance state HRS, as indicated by dashed line 208. When the reset voltage VRESET is removed from memory element 102, memory element 102 will once again be characterized by high resistance line HRS 204. Voltage pulses (see
A forming voltage VFORM is a voltage applied to the memory element 102 to ready the memory element 102 for use. Some memory elements described herein may need a forming event that includes the application of a voltage greater than or equal to the set voltage or reset voltage. Once the memory element 102 initially switches, the set and reset voltages can be used to change the resistance state of the memory element 102.
The bistable resistance of resistive switching memory element 102 makes memory element 102 suitable for storing digital data. Because no changes take place in the stored data in the absence of application of the voltages VSET and VRESET, memory formed from elements such as element 102 is non-volatile. As can be appreciated, it is desirable for memory element 102 to have a large difference between off current and on current (i.e., a high ION/IOFF ratio), which causes the on and off states of the memory element to be more discrete and easily detectable.
III. Switching Mechanisms
A. Bulk-Mediated Switching
In its most basic form, the layers 108 of the memory element 102 include two electrodes (each having one or more materials and/or layers) and one or more layers of one or more metal oxides disposed in between. The memory element 102 generally has a metal-insulator-metal (MIM) capacitor structure, although other structures such as metal-insulator-insulator-metal (MIIM) and metal-insulator-insulator-insulator-metal (MIIIM) can be used as described herein. In other embodiments, additional conductors can be added to the structure, for example to form metal-insulator-metal-insulator-metal (MIMIM) or other capacitor structures.
Without being bound by theory, the memory element 102 uses a switching mechanism that is mediated in the bulk of the metal oxide. In one embodiment, the switching mechanism uses non-metallic conductive paths rather than filamentary or metallic conductive paths (see
The set voltage is dependent on the thickness of the metal oxide layer (see discussion regarding
The metal oxides have any phase (e.g., crystalline and amorphous) or mixtures of multiple phases. The deposited metal oxides can have impurities (i.e., substitional defects) such as an aluminum atom where a hafnium atom should be, vacancies (missing atoms), and interstitials (extra atoms). Amorphous-phase metal oxides may have increased resistivity, which in some embodiments can lower the operational currents of the device to reduce potential damage to the memory element 102.
Generally, a more abrupt response like graph 224 is desired. The graph 224 begins with an Ohmic response 224a, and then curves sharply upward 224b. The graph 224 may represent a set operation, where the memory element 102 switches from the HRS 202 to the LRS 204.
Without being bound by theory, non-metallic percolation paths are formed during a set operation and broken during a reset operation. For example, during a set operation, the memory element 102 switches to a low resistance state. The percolation paths that are formed by filling traps increase the conductivity of the metal oxide, thereby reducing (i.e., changing) the resistivity. The voltage represented by 224b is the set voltage. At the set voltage, the traps are filled and there is a large jump in current as the resistivity of the metal oxide decreases. Percolation paths are illustrated in
The set voltage shown here is very discrete (i.e., vertical), which is desirable to ensure the switching of the memory element occurs at a repeatable voltage. Additionally, a high ratio of on current to off current (i.e., a high ION/IOFF ratio), for example 10 or greater, is desirable because it indicates a large difference in the resistivity of the metal oxide when in the HRS and LRS, making the state of the memory element easier to determine. Finally, it is desirable to have low set, reset, and switching voltages in order to avoid damage to the memory elements and to be compatible with complementary device elements (see
The percolation paths can be described as non-metallic. With metallic materials, resistivity decreases with lower temperature. The memory elements 102 described herein demonstrate an increase in resistance (e.g., the LRS) with decreases in operating temperatures.
B. Defects
The metal oxide includes electrically active defects (also known as traps) in the bulk. It is believed that the traps can be filled by the application of the set voltage, and emptied by applying the reset voltage. Traps can be inherent in the metal oxide (i.e., existing from formation of the metal oxide) or created by doping, and enhanced by doping and other processes. For example, a hafnium oxide layer may include oxygen or hafnium vacancies or oxygen or hafnium interstitials that may form traps which can be used to create percolation paths and alter the conductivity of the hafnium oxide layer.
A metal oxide may include defects that are the result of the process used to form the metal oxide. In other words, the defects may be inherent in the metal oxide. For example, physical vapor deposition (PVD) processes and atomic layer deposition (ALD) processes deposit layers that will always have some imperfections or flaws. These imperfections can generally be referred to as defects in the structure of the metal oxide. The defects can be used to create localized charge variances that can be filled and emptied by applying voltage pulses to the metal oxides. Defects can also be created by doping, which is explained in more detail below. Other processes (e.g., annealing) can be used to change and/or enhance defects of a metal oxide to improve resistive switching characteristics.
C. Scaling and Bandgap
Hafnium oxide (5.7 electron volts (eV)), aluminum oxide (8.4 eV) and tantalum oxide (4.6 eV) all have a bandgap greater than 4 eV, while titanium oxide (3.0 eV) and niobium oxide (3.4 eV) have bandgaps less than 4 eV. Other higher bandgap metal oxides that can be used with various embodiments described herein include yttrium oxide and zirconium oxide. As shown in
IV. Memory Element Structures
A. Design Considerations
Generally, as described above, a resistive-switching memory element switches from a low resistance state to a high resistance state and vice versa. Also as described above, a desirable resistive-switching memory element in some embodiments has low set and reset voltages and a high ION/IOFF ratio. A materials system for achieving these goals includes a metal oxide that:
Other design considerations may include using more than one metal oxide in a single layer (co-deposition) or multiple layers (stacked), using electrodes that have different work functions, using at least one noble metal electrode, using different metal oxides having different bandgaps, and using low leakage materials. The off current is related to the leakage of the material and the size of the device. Generally, the leakage should be low enough that the off current remains low enough to provide adequate separation between the on and off currents (i.e., a sufficiently high ION/IOFF ratio). Leakage is related to IOFF, and the 40 A/cm2 measured at 0.5 V per 20 Å of oxide thickness in an off state of the memory element described herein gives an off current that is low enough to give a reliably high ION/IOFF ratio.
B. Materials
1. Metal Oxides
Specific metal oxides for use as a base layer in a memory element and that use bulk-mediated switching mechanisms according to embodiments of the invention include hafnium oxide, aluminum oxide, tantalum oxide, zirconium oxide, and yttrium oxide. These metal oxides have a bandgap that is greater than 4 eV, indicating that they are more insulating and therefore have a higher resistivity. As is explained regarding
These oxides can be doped with each other and additionally, for example, scandium oxide, yttrium oxide, and nickel oxide. Other dopants may include rare earth metals such as lanthanum, cerium, praseodymium, neodymium, gadolinium, erbium, ytterbium, and lutetium and their oxides. Additional dopants may include hafnium, hafnium oxide, titanium oxide, niobium oxide, oxygen, silicon, silicon oxide, nitrogen, fluorine, chromium, and chromium oxide.
Dopants can be selected by considering probable oxidation states that can create defects. For example, hafnium atoms can have a +4 (Hf+4) oxidation state, and aluminum atoms can have a +3 (Al+3) oxidation state. Aluminum oxide can be doped into hafnium oxide creating charge imbalances by creating substitutional defects where aluminum atoms replace hafnium atoms (i.e., AlHf1−) and vice versa (i.e., HfAl1+). These defects allow for the formation of percolation paths in the bulk of the metal oxide.
Another criterion for selecting dopants can be the difference between the valence (e.g., for a p-type dopant) or conduction (e.g., for an n-type dopant) band of the dopant and the valence or conduction band of the metal oxide. In some embodiments, a difference between the valence bands that is greater than 50 meV can provide deep-level dopants that can form deeper and more accessible traps in the bulk.
According to some embodiments, the dopant may be the same metal as the metal oxide into which the dopant is doped. For example, a hafnium oxide layer can be doped with hafnium ions. The doping can be performed using implantation, for example. Implantation energy may generally be in the range of 0.5 keV to 10 keV depending on the ion being implanted and the thickness of the metal oxide. This doping can improve yield of the memory elements.
Doping can be performed either isovalently or aliovalently, and can be performed by interdiffusion, implantation, or co-deposition. For example, doping can be performed by interdiffusion by depositing two layers of metal oxides (e.g., hafnium oxide and aluminum oxide or hafnium oxide and titanium oxide). These layers can then be thermally treated by, for example, rapid thermal anneal (RTA), rapid thermal oxidation (RTO) or a forming gas anneal. The thermal treatment causes interdiffusion of defect species between the materials, creating localized charge differences which can serve as trap states.
Another criterion for selecting a metal oxide can be to have a metal nitride electrode and a metal oxide adjacent to the metal nitride electrode. The metal to form the metal oxide and the metal nitride are the same. For example, a memory element can be formed having a titanium nitride electrode and a titanium oxide layer adjacent to the titanium nitride electrode. This serves to stabilize the interface, for example. The memory element can also include other metal oxides (e.g., aluminum oxide or hafnium oxide) in a stacked or co-deposited manner.
In another embodiment, two metal oxides can be stacked in layers to adjust the effective on current of the memory element 102. The first metal oxide can have a smaller on current than the second metal oxide material and the second metal oxide material can have a lower off current than the first metal oxide material. In these embodiments, the memory element 102 can have the lower off current of the second metal oxide material and the lower on current of the first metal oxide material to make the memory element 102 compatible with other device elements, for example a diode or transistor in series with the memory elements.
2. Electrodes
Electrode materials may include silicon, silicides, titanium nitride (TiN), platinum, nickel, iridium, iridium oxide, tantalum nitride, ruthenium and ruthenium oxide. Electrodes can also be alloys such as a ruthenium-titanium alloy or a nickel-titanium alloy. According to some embodiments, one electrode may be a higher work function material, and the other electrode may be a lower work function material. For example, in one embodiment, at least one electrode is a high work function material such as a noble or near noble metal (i.e., a metal with a low absolute value (i.e., negative or positive) free energy change (|ΔG|) of oxide formation). Noble or near noble metals may include nickel, iridium, iridium oxide, platinum, ruthenium, and ruthenium oxide. The other electrode may be a lower work function material such as titanium nitride, or may also be a noble or near noble material. In some embodiments, the reset pulse at the electrode having the higher work function is a positive pulse (i.e., the higher work function electrode is the anode of the memory element).
In other embodiments, the electrodes can be multi-layer electrodes that can include one or more different materials. For example, an electrode can include a layer of ruthenium and ruthenium oxide, or a layer of iridium, iridium oxide, or platinum with a capping layer of tungsten, tungsten carbonitride, or tungsten carbon. Another potential multi-layer electrode is a tantalum nitride/nickel/tantalum nitride stack. The multi-layer electrodes can be used to improve adhesion properties and performance of memory elements in some configurations and embodiments.
C. Single Layer of Oxide
The memory element 102-4A includes two electrodes 402 and 404. The electrodes 402 and 404 can be formed using any appropriate process, such as PVD, CVD, ALD, etc., and can have any appropriate thickness, for example 10-2000 Å.
A bottom electrode 402 is, in some embodiments, nearer a substrate on which the memory element 102-4A is formed. A top electrode 404 is further from the substrate. Although “bottom” and “top” are used to describe the electrodes for some systems, it is understood that the memory element 102-4A may have any orientation relative to the substrate, signal lines, word lines and bit lines, or other components of the memory array 100, and that the memory element 102-4A may be formed in reverse order from what is shown.
In some embodiments, the bottom electrode 402 may include silicon, silicide, or titanium nitride electrodes. The top electrode can include a higher work function material (e.g., a noble or near noble material) such as platinum, nickel, iridium, iridium oxide, ruthenium, ruthenium oxide, titanium nitride, tantalum nitride, ruthenium-titanium alloys, or nickel-titanium alloys, or can be multi-layer electrodes such as tantalum nitride/nickel/tantalum nitride electrodes.
The electrodes 402 and 404 may be adjacent to or otherwise in electrical communication with signal lines 104 and 106. The signal lines 104 and 106 can be any conductor such as tungsten, aluminum, or copper.
A metal oxide 406 is between the electrodes 402 and 404. The memory element 102-4A may be described as an MIM stack. The metal oxide 406 may in some embodiments be described as a transition metal oxide, and may be a binary metal oxide, ternary metal oxide, or some other combination of the materials described above. The metal oxide can be deposited using any appropriate technique including dry (CVD, ALD, PVD, PLD, evaporation) and wet (electroless deposition, electrochemical deposition) techniques. If the metal oxide is a binary or ternary metal oxide, the metal oxide 406 may be co-deposited (e.g., co-sputtered or co-injected using ALD or CVD, see
1. Set and Reset Pulses
The metal oxide 406 uses a bulk-mediated switching mechanism as described above. In one embodiment, the electrode 404 is grounded and voltage pulses are applied to the electrode 402. In a unipolar embodiment, for example, the set pulse 408 and reset pulse 410 are both negative. In a bipolar embodiment, the set pulse 412 is positive while the reset pulse 414 is negative. Alternatively, the electrode 402 is grounded and pulses are applied to the electrode 404. In the alternative embodiment, for unipolar switching, both the set and reset voltage pulses applied to the electrode 404 are positive. In the bipolar embodiment, the set voltage is negative and the reset voltage is positive.
The electrode that is positive for the reset voltage pulse is described herein as the anode. The anode is positive for reset, and may be either positive for the set (for unipolar embodiments) or negative for the set (for bipolar embodiments). Generally, the set and reset voltages may either have a same relative polarity (unipolar) or a different relative polarity (bipolar).
2. Percolation Paths
In some embodiments, percolation paths 416 are believed to originate from electrode 402 and spread toward electrode 404. With the memory elements 102, the anode is the electrode at which the reset pulse is positive (i.e., the electrode 404). In the memory elements 102, the percolation paths 416 originate from the cathode and, as traps are filled, migrate toward the anode in the presence of the set voltage pulse 408 or 412. The reset pulse 410 subsequently destroys the percolation paths 416. In some embodiments, oxygen (O2−) defects may be the mobile species that lead to the formation of the percolation paths.
3. Current Steering Element
The memory element 102-4A (as well as other memory elements 102 described herein) can include an optional complementary device such as a current steering element 418. The current steering element 418 is in series with the memory element 102, and may be, for example, a diode or transistor. The current steering element 418 can be located anywhere with respect to memory element 102 (e.g., between the metal oxide 406 and the electrode 404).
4. Hafnium Oxide System
One system that meets the criteria of low set, reset, and forming voltages and a high on/off current ratio is a single layer hafnium oxide memory element 102-4A. One example is a system including a hafnium oxide base layer 406, a titanium nitride, silicide, or silicon electrode 402, and a noble or near noble metal (e.g., platinum, nickel, iridium, iridium oxide, ruthenium, ruthenium oxide, tantalum nitride, ruthenium titanium alloys, nickel titanium alloys, or multi-layer electrodes described above) electrode 404. The layers 402-406 can be deposited using any deposition technique, such as physical vapor deposition (PVD), atomic layer deposition (ALD), chemical vapor deposition (CVD), or evaporation. ALD may be used to deposit very thin conformal layers in some embodiments.
The memory elements are a 50 Å hafnium oxide layer between 1000 Å titanium nitride and 800 Å platinum electrodes. The hafnium oxide layer was deposited using reactive sputtering with a hafnium target in an oxygen and argon containing atmosphere at 500 W and 5 mTorr. The devices were annealed at 750° Celsius (° C.). The ION/IOFF ratio for these devices shows good separation with low set and reset voltages.
5. Other Single Layer Memory Elements
Other metal oxides 406 may include high bandgap materials such as zirconium oxide, aluminum oxide, yttrium oxide, and tantalum oxide. The metal oxide 406 can also be a binary metal oxide such as a co-deposited hafnium oxide and aluminum oxide layer, a co-deposited hafnium oxide and titanium oxide layer, a co-deposited aluminum oxide and titanium oxide layer, or any combination of the materials described above. The metal oxide 406 may further be a ternary, quaternary, etc. metal oxide.
D. Oxide Stacks
1. Design
Memory elements 102 can also be constructed using multiple layers of oxides or “stacks.” The combination of oxides can be used to impart desired characteristics to memory elements. Three types of layers: a base layer, a doping layer, and a defect access layer are described below. The oxide stack is formed in between two electrodes (i.e., an MIIM or MIIIM structure). The stack may also optionally include another electrical device such as a current steering element, described above. As described above, the metal oxides used for memory elements 102 can be deposited using any appropriate technique including dry (CVD, ALD, PVD, PLD, evaporation) and wet (electroless deposition, electrochemical deposition) techniques.
The operation of the memory elements 102 that include multiple layers of metal oxide is generally the same as that described for a single metal oxide layer memory element. For example, the set and reset pulses and percolation paths described above apply equally to both single layer metal oxide embodiments and multiple layer metal oxide embodiments.
Generally, oxide stacks can be used to impart desired characteristics to a memory element. For example, a defect access layer can increase the effective work function of an adjacent electrode, thereby allowing a lower work function electrode to be used. In some instances, stacking oxides can improve reset voltage distribution and site yield (i.e., the number of working memory elements 102).
i. Base Layer
The base layer is the metal oxide layer in which defects are present and in which the bulk-mediated switching takes place. The base layer is, in some embodiments, a high-bandgap (e.g., greater than 4 eV) material that preferably has leakage of less than 40 A/cm2 in the off state measured at 0.5 V per 20 Å of thickness of the metal oxide, and the memory element has a set voltage of at least one volt per 100 Å of the base layer. In other embodiments, an increase in the thickness of the metal oxide of 100 Å can result in an increase of the set voltage of 1 V.
Doping into the base layer to create defects including traps can generally be isovalent or aliovalent and performed using a variety of techniques, for example: interdiffusion (using, for example, a doping layer and an anneal), implantation, and co-deposition. Aliovalent doping is described in further detail in the section regarding the doping layer.
Co-deposition describes techniques where multiple materials are deposited in one layer. For example, a hafnium oxide layer with an aluminum oxide dopant can be co-deposited. In one example, using reactive sputtering, an aluminum target and a hafnium target are bombarded in an oxygen and argon atmosphere. The concentration of the dopant in the layer can be determined by the power used on the dopant target. Other co-deposition techniques, including ALD co-injection can also be used. For example, with ALD co-injection, two sources metals are co-injected with an oxidant. Another embodiment utilizes the relative number of ALD deposition cycles of the dopant to the base metal oxide to adjust the effective doping concentration (e.g., nanolaminates).
Implantation such as ion implantation can be used to introduce dopants into metal oxides. If doping is performed using ion implantation, dopants may be the metals listed above, rather than their oxides.
ii. Doping Layer
A doping layer is another metal oxide layer adjacent to the base layer. The doping layer diffuses into the base layer or interdiffuses with the base layer when the stack is annealed or otherwise thermally treated (e.g., rapid thermal anneal (RTA), rapid thermal oxidation (RTO), rapid thermal forming gas anneal (RTF)). For example, using an aluminum oxide base layer, a titanium oxide doping layer can be deposited between the cathode and the base layer to create additional defects including substitional defects in the base layer.
The doping layer can be chosen to aliovalently dope into the base layer. For example, the base layer may be hafnium oxide and the doping layer can be aluminum oxide. A typical defect species of hafnium oxide is Hf+4, and a typical defect species of aluminum oxide is Al+3. Al+3 ions displace Hf+4 ions in the hafnium oxide layer, thereby creating defects and traps. In some embodiments, a doping layer (e.g., titanium oxide) may have the same most common oxidation state (e.g., +4) as the base layer. In these cases, aliovalent doping may still occur when other species having different oxidation states (e.g., Ti+3) diffuse into the base layer.
iii. Defect Access Layer
A defect access layer is a layer between a positive electrode (e.g., the electrode 406) of the memory element 102 and the base layer. The defect access layer is a thin layer (i.e., 25% as thick as the base layer or less) that allows the electrode to “see” and access the defects in the base layer while in some embodiments reducing currents because of the increased resistivity of the defect access layer.
In some embodiments, one electrode has a higher work function that the other electrode. In these embodiments, the defect access layer is adjacent to the high work function electrode. The defect access layer can increase the effective work function of the adjacent electrode, thereby allowing the use of less noble or non-noble electrodes.
Additionally, depending on the materials chosen, the electrode 404 may better adhere to the metal oxide of the defect access layer 522 than the metal oxide of the base layer 502. Therefore, the defect access layer 522 can be used in materials systems to promote physical integrity of the memory element 102.
In another embodiment, the defect access layer can be a thin (e.g., less than 50 Å or less than 20 Å) stable oxide such as aluminum oxide. This facilitates the use of non-noble electrodes for the higher work function electrode (e.g., the electrode 404).
2. Structural Examples
The memory element 102-5A includes an interdiffused region 506. The interdiffused region 506 can be formed by annealing the memory element 102-5A, for example at 300-1000° Celsius (° C.) for ten seconds (s) to four hours or more. The annealing causes the migration of charged species within the crystalline structure thereby forming or deepening defects and traps which can be used to form percolation paths.
3. Materials Systems Examples
i. Hafnium Oxide and Aluminum Oxide
According to one embodiment, a memory element 102-5A can be created using a first electrode 402 that is titanium nitride, silicon, silicide, or a noble metal, a hafnium oxide base layer 502, an aluminum oxide doping layer 504, and a second electrode 404 that is a noble or near-noble metal such as platinum, iridium, iridium oxide, ruthenium, or ruthenium oxide.
In this system, additional defects are created by interdiffusion and aliovalently doping aluminum substitutionally into the hafnium oxide layer. The different oxidation states of hafnium and aluminum create traps, which mediate the bulk-mediated switching mechanism.
ii. Hafnium Oxide and Titanium Oxide
According to another embodiment, a memory element 102-5A can be created using a first electrode 402 that is titanium nitride, silicon, silicide, or a noble metal, a hafnium oxide base layer 502, a titanium oxide doping layer 504, and a second electrode 404 that is a noble or near-noble metal such as platinum, iridium, iridium oxide, ruthenium, or ruthenium oxide.
In this system, the resistivity of the titanium oxide doping layer 504 is greater than the resistivity of the hafnium oxide base layer 502. The increased resistivity of the titanium oxide doping layer 504 reduces the effective on current of the memory element 102-5A, which in some systems can protect the memory element and any current steering devices (e.g., transistors or diodes).
iii. Aluminum Oxide and Titanium Oxide
According to one embodiment, a memory element 102-5B can be created using a titanium nitride, silicon, silicide, or noble metal electrode 402, an aluminum oxide base layer 502, a titanium oxide defect access layer 522, and a platinum, iridium, iridium oxide, ruthenium, ruthenium oxide or other noble metal electrode 404. Alternatively, the electrode can be a non-noble material such as titanium nitride or tantalum nitride. The titanium oxide defect access layer 522 increases the effective work function of the electrode 404, thereby enabling a less noble electrode 404.
According to another embodiment, a memory element 102-5C can be created using the same configuration above and adding a titanium oxide doping layer 504. This memory element includes both doping using the doping layer 504 and access to defects and lower effective work function using the defect access layer 522. According to a further embodiment, a memory element 102-5A can be created using an aluminum oxide base layer 502 and a titanium oxide doping layer 504.
iv. Other Materials Systems
Various other combinations of materials can be created by using complementary materials. For example, the base layer can be any transition metal oxide having a bandgap greater than 4 eV, a set voltage of greater than 1V per 100 Å of thickness, and a leakage current density less than 40 A/cm2 at 0.5 V per 20 Å of metal oxide in the off state. Examples include hafnium oxide, aluminum oxide, tantalum oxide, and zirconium oxide. The other layers can also be transition metal oxides, such as titanium oxide or niobium oxide. The other layers can be chosen because they are materials that exhibit high resistivity or other desirable characteristics. Some other examples include titanium oxide/hafnium oxide/titanium oxide stacks, hafnium oxide/yttrium oxide stacks, and yttrium oxide/hafnium oxide/yttrium oxide stacks.
Other characteristics can also be used to determine the composition of the memory element. For example, a memory element 102-5A can have a base layer 502 of one metal oxide and a doping layer 504 of a different metal oxide. For example, the base layer 502 can have a bandgap greater than four electron volts, and the doping layer 504 can aliovalently dope into the base layer 502. Another consideration when selecting metal oxide can be the electron affinity of the metal oxide. For example, the base layer 502 can have a higher electron affinity than the doping layer 504.
V. Memory Element Formation
In operation 602, a first electrode is formed. The first electrode can be formed on a substrate, for example, a silicon substrate that may include one or more layers already formed thereon. The first electrode may be formed over a signal line such as a bit line or a word line. The first electrode can be silicon, a silicide, titanium nitride, or other appropriate materials. In one example, a titanium nitride electrode is formed using PVD or another process described above. For example, the first electrode can be sputtered by bombarding a metal target at 150-500 W with a pressure of 2-10 mTorr for a deposition rate of approximately 0.5-5 Å/s. These specifications are given as examples, the specifications can vary greatly depending on the material to be deposited, the tool used to deposit the material, and the desired speed of deposition. The duration of the bombardment can determine the thickness of the electrode. Other processing techniques, such as ALD, PLD, CVD, evaporation, etc. can also be used to deposit the first electrode. In some embodiments, the first electrode is in contact with one of the signal lines 104 or 106. The first electrode may have any thickness, for example 10 Å-2000 Å.
In operation 604, it is determined whether the layer to be deposited will be co-deposited (i.e., two or more metals in the same layer). If the layer is to be co-deposited, in operation 606, a layer is co-deposited either over the first electrode or another oxide layer. For example, using PVD, a layer of hafnium oxide and aluminum oxide can be co-deposited using a co-sputtering arrangement with either a hafnium target and an aluminum target in an oxygen containing atmosphere or a hafnium oxide target and an aluminum oxide target. As another example, using ALD, a hafnium precursor and an aluminum precursor can be co-injected into the ALD chamber in desired proportions to co-deposit a metal oxide layer or formed via nano-laminates. If, in operation 604 it is determined that the layer is not to be co-deposited, the process 600 continues to operation 608.
In operation 608, a single layer of metal oxide is formed, either over the first electrode or another oxide layer. For example, the single layer of metal oxide may be a hafnium oxide layer formed using PVD. The layer may be a 5-500 Å layer formed using reactive sputtering with a metal hafnium target, a power of 100-1000 Watts (W), and a 20-60% oxygen atmosphere for a deposition rate of 0.1-1.0 Å/s. It is understood that the specifications for sputtering can vary greatly depending on tool used and desired deposition rate, and that these specifications are given as examples. In other embodiments a hafnium oxide target can be used, and different thicknesses can be formed. In a further embodiment, ALD can be used, for example to form a hafnium oxide layer using hafnium precursors such as tetrakis (diethylamido) hafnium (TDEAHf), tetrakis (dimethylamido) hafnium (TDMAHf), tetrakis (ethylmethylamido) hafnium (TEMAHf) or hafnium chloride (HfCl4) and a suitable oxidant such as water, oxygen plasma, or ozone. Other deposition techniques, such as PLD, CVD, or evaporation can also be used. These deposition techniques can also be used to deposit other metal oxides (e.g., titanium oxide, tantalum oxide, aluminum oxide, etc.) described herein. Specifications for depositing these materials depend on the tool used and the material to be deposited. In operation 610, if additional metal oxide layers are to be deposited, the process 600 returns to operation 604. If no more metal oxide layers are to be deposited, the process 600 continues to operation 612. In operation 612, a second electrode is deposited over the metal oxide layers. The top electrode may be, according to some embodiments, a noble or near-noble metal such as iridium, iridium oxide, platinum, ruthenium, or ruthenium oxide deposited using PVD, ALD, CVD, PLD, evaporation, or another suitable technique. A platinum PVD top electrode can be deposited using PVD by sputtering a metal target at 100-500 W with a pressure of 2-10 mTorr for a deposition rate of 0.5-10 Å/s. The duration of the sputtering determines the thickness of the electrode. As mentioned above, it is understood that specifications for performing the deposition depend on the material to be deposited, the desired deposition rate, the tool being used, and other factors.
Although certain operational mechanisms are described herein, it is understood that the various embodiments are not bound by the theories of these operational mechanisms. Further, although the foregoing examples have been described in some detail for purposes of clarity of understanding, the invention is not limited to the details provided. There are many alternative ways of implementing the invention. The disclosed examples are illustrative and not restrictive.
Miller, Michael, Phatak, Prashant, Chiang, Tony, Kumar, Pragati
Patent | Priority | Assignee | Title |
10103329, | Jun 22 2012 | NANOBRIDGE SEMICONDUCTOR, INC | Switching element and method for manufacturing switching element |
10916772, | Apr 05 2017 | Samsung Electronics Co., Ltd. | High capacity sodium-ion battery positive electrode material |
9941304, | Dec 25 2009 | Semiconductor Energy Laboratory Co., Ltd. | Memory device, semiconductor device, and electronic device |
Patent | Priority | Assignee | Title |
20060098472, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 17 2011 | Intermolecular, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 21 2017 | ASPN: Payor Number Assigned. |
Apr 25 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 21 2021 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Nov 05 2016 | 4 years fee payment window open |
May 05 2017 | 6 months grace period start (w surcharge) |
Nov 05 2017 | patent expiry (for year 4) |
Nov 05 2019 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 05 2020 | 8 years fee payment window open |
May 05 2021 | 6 months grace period start (w surcharge) |
Nov 05 2021 | patent expiry (for year 8) |
Nov 05 2023 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 05 2024 | 12 years fee payment window open |
May 05 2025 | 6 months grace period start (w surcharge) |
Nov 05 2025 | patent expiry (for year 12) |
Nov 05 2027 | 2 years to revive unintentionally abandoned end. (for year 12) |