A channel detection device includes a disable circuit, led pins, receivers and an error detection circuit. The disable circuit sends a disabling pulse to one or some led pins of the plurality of led pins, where the one or some led pins are connected to the disable circuit. Each of the receivers is connected to one of the plurality of led pins respectively and is capable of outputting an inhibiting signal when the led pin connected receives the disabling pulse from the disable circuit. The error detection circuit is coupled to the receivers and the led pins. The error detection circuit is configured to detect open-circuit of some led pins of the plurality of led pins, and bypass the detection of open-circuit of some other led pin of which the receiver outputs the inhibiting signal.
|
8. A channel detection device comprising:
a plurality of led pins;
a disable circuit for sending a disabling pulse to a first part of the plurality of led pins;
a plurality of receivers connected to the led pins respectively, wherein at least one of the receivers is connected to said at least one of the plurality of led pins for outputting an inhibiting signal when said at least one of the plurality of led pins receives the disabling pulse from the disable circuit; and
an error detection circuit responsive to the inhibiting signal for bypassing detection of an open-circuit of the first part of the plurality of led pins and for detecting the open-circuit of a second part of the plurality of led pins other than the first part of the plurality of led pins.
1. A channel detection device comprising:
a plurality of led pins;
a disable circuit for sending a disabling pulse to a first part of the plurality of led pins, the plurality of led pins being connected to the disable circuit;
a plurality of receivers, each of which connected to one of the plurality of led pins respectively, each of the receivers being capable of outputting an inhibiting signal when the led pin connected receives the disabling pulse from the disable circuit; and
an error detection circuit coupled to the receivers and the led pins, the error detection circuit configured to detect open-circuit of a second part of the plurality of led pins other than the first part of the plurality of led pins, and bypass the detection of open-circuit of the first part of the plurality of led pins of which the corresponding receiver outputs the inhibiting signal.
2. The channel detection device of
a reset device for sending a reset pulse to one or some of the plurality of receivers, such that the one or some of the receivers outputs an activate signal to the error detection circuit to reactivate the error detection circuit to detect open-circuit of one or some of the led pins that are connected to the one or some of the receivers.
3. The channel detection device of
an AND gate having a first input connected to the led pin and a second input;
a SR flip-flop having a set input connected to the output of the AND gate and a reset input connected to the reset device;
an OR gate having two inputs respectively connected to the output of the SR flip-flop and the reset device.
4. The channel detection device of
5. The channel detection device of
6. The channel detection device of
7. The channel detection device of
a D flip-flop for receiving the detection data and a PWM signal to take on a logic state of the detection result at the moment of a positive edge of the PWM signal.
9. The channel detection device of
a reset device for sending a reset pulse to said at least one of the receivers, such that said at least one of the receivers outputs an activate signal to the error detection circuit to reactivate the error detection circuit to detect the open-circuit of said at least one of the plurality of led pins.
10. The channel detection device of
an AND gate having a first input connected to the led pin and a second input;
a SR flip-flop having a set input connected to the output of the AND gate and a reset input connected to the reset device;
an OR gate having two inputs respectively connected to the output of the SR flip-flop and the reset device.
11. The channel detection device of
12. The channel detection device of
13. The channel detection device of
14. The channel detection device of
|
1. Technical Field
The present disclosure relates to circuitry, and more particularly, detection devices.
2. Description of Related Art
A light-emitting diode (LED) is a semiconductor light source. A flat-panel display uses LED backlighting rather than fluorescent lights used in traditional LCD televisions. The LEDs can come in two forms: dynamic RGB LEDs which are positioned behind the panel, or white Edge-LEDs positioned around the rim of the screen which use a special diffusion panel to spread the light evenly behind the screen.
Usually, there are multiple LED channels adopted in a device. An error detection circuit is required to detect whether some of the channels are open due a breakdown. However, it is possible that in a device some of the channels are left unused. The error detection circuit may fail to determine whether a channel is unused or the channel has a breakdown. Hence there is a need to inform the error detection circuit whether a channel is in use or not in advance.
The following presents a simplified summary of the disclosure in order to provide a basic understanding to the reader. This summary is not an extensive overview of the disclosure and it does not identify key/critical elements of the present invention or delineate the scope of the present invention. Its sole purpose is to present some concepts disclosed herein in a simplified form as a prelude to the more detailed description that is presented later.
According to an embodiment of the present invention, a channel detection circuit includes a disable circuit, LED pins, receivers and an error detection circuit. The disable circuit sends a disabling pulse to one or some LED pins of the plurality of LED pins, where the one or some LED pins are connected to the disable circuit. Each of the receivers is connected to one of the plurality of LED pins respectively and is capable of outputting an inhibiting signal when the LED pin connected receives the disabling pulse from the disable circuit. The error detection circuit is coupled to the receivers and the LED pins. The error detection circuit is configured to detect open-circuit of some LED pins of the plurality of LED pins, and bypass the detection of open-circuit of some other LED pin of which the receiver outputs the inhibiting signal.
According to another embodiment of the present invention, a channel detection circuit includes a disable circuit, LED pins, receivers and an error detection circuit. The disable circuit sends a disabling pulse to at least one of the plurality of LED pins. The receivers are connected to the LED pins respectively, wherein at least one of the receivers is connected to said at least one of the plurality of LED pins for outputting an inhibiting signal when said at least one of the plurality of LED pins receives the disabling pulse from the disable circuit. The error detection circuit is responsive to the inhibiting signal for bypassing detection of an open-circuit of said at least one of the plurality of LED pins and detects the open-circuit of other LED pins.
Many of the attendant features will be more readily appreciated, as the same becomes better understood by reference to the following detailed description considered in connection with the accompanying drawings.
The present description will be better understood from the following detailed description read in light of the accompanying drawing, wherein:
In the following detailed description, for purposes of explanation, numerous specific details are set forth in order to attain a thorough understanding of the disclosed embodiments. It will be apparent, however, that one or more embodiments may be practiced without these specific details. In other instances, well-known structures and devices are schematically shown in order to simplify the drawing.
As used in the description herein and throughout the claims that follow, the meaning of “a”, “an”, and “the” includes reference to the plural unless the context clearly dictates otherwise. Also, as used in the description herein and throughout the claims that follow, the terms “comprise or comprising”, “include or including”, “have or having”, “contain or containing” and the like are to be understood to be open-ended, i.e., to mean including but not limited to. As used in the description herein and throughout the claims that follow, the meaning of “in” includes “in” and “on” unless the context clearly dictates otherwise.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the embodiments. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
It will be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which example embodiments belong. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
In one or more various aspects, the present disclosure is directed to a channel detection device. The channel detection device may be easily adapted to existing LED drivers, and may be applicable or readily adaptable to all technology.
In practice, the channel detection device may be integrated into the LED driver; alternatively, the channel detection device may be an external device that is electrically connected to the LED driver. Those with ordinary skill in the art may flexibly configure the channel detection device depending on the desired application.
In this embodiment, the LED pins 121 and 122 are left open by design, not connected to LED channels, while the LED pins 123 and 124 are connected to the LED channels and expected to function normally. The LED pins 121 and 122 are hence electrically connected to the disable circuit 110 while the LED pins 123 and 124 are not.
According to the present invention, the disable circuit 110 is configured to generate a disabling pulse and send it to the LED pin which is not in use and then to inform the receiver coupled to the unused LED pin. For example, in the embodiment illustrated in
Thus, the error detection circuit 140 detects open-circuit of the LED pins that are connected to the LED channels in use but not the LED pins that are not connected to the LED channels.
For the case that some of the LED channels are not in use by design, for example, the LED pins 121 and 122 are not connected to any LEDs as shown in
The error detection circuit 140 may output detection result of whether the LED pins are opened. For the LED driver, a PWM signal is used for adjusting the luminance of LEDs. In this embodiment, the D flip-flop 160 is configured to receive the detection result and the PWM signal to take on a logic state of the detection result at the moment of a positive edge of the PWM signal.
The receiver 131 includes an AND gate 310, a SR flip-flop 320 and an OR gate 330. The AND gate 310 has a first input 311 and a second input 312, where the first input 311 is connected to the LED pin 121. The SR flip-flop 320 has a set input S, a reset input R and an output Q, where the set input S is connected to the output of the AND gate 310, and the reset input R is connected to the reset device 150. The OR gate 330 has two inputs respectively connected to the output Q of the SR flip-flop 320 and the reset device 150.
During a startup time 410 (as demonstrated in
After the disabling pulse generated, when the LED pin 121 is then connected to a LED, the reset device 150 measures that a voltage across the LED is higher than about some potential, say, 0.2 V, and then sends the reset pulse to the reset input R of the SR flip-flop 320, so that the OR gate 330 may output the activate signal to the error detection circuit 140 when the reset input R of the SR flip-flop 320 receives the reset pulse. Therefore, the error detection circuit 140 then begins to include the detection of the open-circuit of the LED pin 121.
On the contrary, after the disabling pulse generated, if the LED pin 121 is still not in use, the reset device 150 measures that a voltage at the LED pins 121 is lower than the potential, say, 0.2 V, and doesn't send any reset pulse to the reset input R of the SR flip-flop 320. Therefore, the error detection circuit 140 ignores whether the LED pins 121 and 122 are opened due breakdown or are unused.
The reader's attention is directed to all papers and documents which are filed concurrently with his specification and which are open to public inspection with this specification, and the contents of all such papers and documents are incorporated herein by reference.
All the features disclosed in this specification (including any accompanying claims, abstract, and drawings) may be replaced by alternative features serving the same, equivalent or similar purpose, unless expressly stated otherwise. Thus, unless expressly stated otherwise, each feature disclosed is one example only of a generic series of equivalent or similar features.
Any element in a claim that does not explicitly state “means for” performing a specified function, or “step for” performing a specific function, is not to be interpreted as a “means” or “step” clause as specified in 35 U.S.C. §112, 6th paragraph. In particular, the use of “step of” in the claims herein is not intended to invoke the provisions of 35 U.S.C. §112, 6th paragraph.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7606679, | Sep 25 2006 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Diagnostic and maintenance systems and methods for LED power management integrated circuits |
8035314, | Jun 23 2008 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method and device for LED channel managment in LED driver |
8120274, | Jan 22 2009 | ITE Tech. Inc. | Controlling circuit for a light emitting device |
8179059, | Oct 15 2009 | Richtek Technology Corporation, R.O.C. | Circuit and method for controlling light emitting device, and integrated circuit therefor |
8334662, | Sep 11 2009 | DIALOG SEMICONDUCTOR INC | Adaptive switch mode LED driver |
20100060170, | |||
EP1006759, | |||
JP2008258428, | |||
TW201031934, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 06 2010 | TSENG, KUAN-JEN | HIMAX ANALOGIC, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025187 | /0816 | |
Oct 25 2010 | Himax Analogic, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
May 25 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 02 2021 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 10 2016 | 4 years fee payment window open |
Jun 10 2017 | 6 months grace period start (w surcharge) |
Dec 10 2017 | patent expiry (for year 4) |
Dec 10 2019 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 10 2020 | 8 years fee payment window open |
Jun 10 2021 | 6 months grace period start (w surcharge) |
Dec 10 2021 | patent expiry (for year 8) |
Dec 10 2023 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 10 2024 | 12 years fee payment window open |
Jun 10 2025 | 6 months grace period start (w surcharge) |
Dec 10 2025 | patent expiry (for year 12) |
Dec 10 2027 | 2 years to revive unintentionally abandoned end. (for year 12) |