An assembly carrying a radioisotope power source for attaching to a printed circuit board. The assembly comprises an integrated circuit package carrying an integrated circuit, the integrated circuit package having first contacts on a lower surface thereof, the integrated circuit requiring connection to a power source, a power source package defining a cavity therein for carrying the radioisotope power source, the power source package having second contacts on an upper surface thereof contacting the first contacts and having third contacts on a lower surface thereof for contacting fourth contacts on the printed circuit board, the power source package having conductive vias extending from the second contacts on the upper surface of the power source package to the third contacts on the lower surface of the power source package, one or more of the vias having a fan-in segment, a fan-out segment and a substantially vertical segment therebetween, and electrical signals passing between the integrated circuit and the printed circuit board through the conductive vias and power passing from the radioisotope power source into the integrated circuit through one or more of the substantially vertical segments and the fan out segments.
|
1. An assembly carrying a radioisotope power source for attaching to a printed circuit board, the assembly comprising:
an integrated circuit package carrying an integrated circuit, the integrated circuit package having first contacts on a lower surface thereof, the integrated circuit requiring connection to a power source;
a power source package defining a cavity therein for carrying the radioisotope power source, the power source package having second contacts on an upper surface thereof contacting the first contacts and having third contacts on a lower surface thereof for contacting fourth contacts on the printed circuit board;
the power source package having conductive vias extending from the second contacts on the upper surface of the power source package to the third contacts on the lower surface of the power source package, one or more of the vias having a fan-in segment, a fan-out segment and a substantially vertical segment therebetween;
wherein the radioisotope power source is hermetically sealed within the cavity by a seal ring disposed in an upper region of the cavity and a lid closing the cavity; and
electrical signals passing between the integrated circuit and the printed circuit board through the conductive vias and power passing from the radioisotope power source into the integrated circuit through one or more of the substantially vertical segments and the fan out segments.
|
This application claims the benefit, under Section 119, of the provisional application filed on Dec. 1, 2009, assigned application No. 61/265,647 and entitled Radioisotope Power Source Package for Microelectronics.
Microelectronic devices mounted on a circuit board often require long-term, independent battery power. For instance, SRAM memory requires a replaceable battery to backup information and can benefit significantly from a long-term, maintenance-free power source. Furthermore, the goal of a long-term, radioisotope-based, energy harvesting power source for microelectronic components has been sought for decades.
U.S. Pat. No. 5,642,014 discloses a self-powered semiconductor device in which a radioactive power source and an integrated circuit (IC) are formed on a substrate. The method of forming both components on the same substrate requires the integrated circuit manufacturer to substantially change its die configuration, thereby increasing the cost to the end-user or perhaps precluding use of the radioactive power solution altogether. For instance, an integrated radioactive power source on the IC can be problematic if radiation affects the device's performance by inducing bit flips in the bit stream or in memory. Furthermore, the radioactive power source may not provide sufficient power to the integrated circuit or SRAM due to the constraint of using only a minute area of the IC for the power source, while also being limited by the IC's substrate configuration.
U.S. Pat. No. 6,998,692 discloses a betavoltaic power source that is integrated into an IC package but separated from the IC's substrate and separately mounted into the IC package. This formulation allows for some reduction of the constraints present in U.S. Pat. No. 5,642,014; however, this design also suffers from integration problems with the IC manufacturing process, thereby increasing the cost to the end-user. This cost increase may preclude the use of a radioactive power source, if the IC manufacturer is not willing to integrate a radioactive power source into the IC package. The integrated circuit is also prone to radiation effects that are dependent upon the nature of the selected radioisotope species, shielding requirements, and proximity of the IC and power source within the IC package.
In the case of field programmable gate arrays (FPGAs), the highest level of encryption security is dependent upon battery-backed SRAM to maintain encryption keys. Unfortunately, the dependability of conventional chemical-based batteries, e.g. lithium, nickel-cadmium, alkaline cells, has reduced the reliability of encryption security in FPGAs. This reliability issue has necessitated the frequent replacement of batteries on circuit boards to maintain FPGA encryption security. This replacement feature has caused an inefficient use of circuit board real estate due to the introduction of special component holders for chemically-based coin-cell batteries and other form-factor batteries. In addition, requirements for chemical battery replacement necessitate easy operator-access to the battery on the circuit board. This has created a fundamental weakness in encryption security due to the presence of exposed (and easily accessible) battery leads, thereby making such configurations more susceptible to reverse engineering attacks.
Those skilled in the art of reverse engineering have recently found that a reduced level of security exists when the FPGA's encryption key power lead connections are easily accessible; such accessibility leads to an increased susceptibility to tamper/reverse engineering attempts.
The disadvantages associated with the use of chemical-based batteries can be surmounted through use of radioisotope power sources, which are gradually being introduced into the microelectronics market. However, the radioisotope power sources also introduce disadvantages that must be overcome to secure their widespread adoption.
The invention is explained in the following description in view of the drawings that show:
Before describing in detail the particular apparatus and method related to radioisotope power sources and packages therefor in accordance with various aspects of the present invention, it should be observed that the present invention, in its various embodiments, resides primarily in a novel and non-obvious combination of hardware and method steps related to this apparatus and method. Accordingly, the hardware elements and method steps have been represented by conventional elements in the drawings, showing only those specific details that are pertinent to the present invention, so as not to obscure the disclosure with structural details that will be readily apparent to those skilled in the art having the benefit of the description herein.
The following embodiments are not intended to define limits of the structures or methods of the invention, but only to provide exemplary constructions. The embodiments are permissive rather than mandatory and illustrative rather than exhaustive.
The present invention overcomes the disadvantages of the prior art as described above. A radioisotope power source serves as a substitute for conventional chemical-based batteries, and the packaging schemes according to the present invention permit use of such power sources with microelectronics devices.
The various embodiments of the present invention describe a power source package (PSP) that eliminates the need for alterations to the IC die and/or the IC package, which are known disadvantages to the widespread adoption of radioisotope power sources. The package embodiments of the present invention also provide sufficient shielding of the IC so as to not adversely affect the IC's performance. The shielding material of the PSP depends on the radioisotope that is used to generate the power. For example, for radioisotopes such as Promethium-147, Krypton-85, Strontium-90, etc, metal surfaces may be required to provide sufficient shielding. For Tritium radioisotopes, a PSP comprising ceramic material is sufficient for the purposes of shielding. In general, Tritium beta radiation may be shielded with very thin metals, polymers, or even a sheet of paper. In addition, the packaging schemes offer economical use of the circuit board real estate, thereby providing the designer with the freedom to select IC components and circuit board designs as if a power source/battery was not present.
In the present invention, the radioactive power source is hermetically or non-hermetically housed within a type of IC package hereinafter referred to as a power source package (PSP) 3. See
The IC package contacts 32 mate to corresponding contacts 34 on a top surface of the PSP 3 along an interface surface 2. The conductors 30 within the PSP fan out, as indicated by reference character 7, within an upper region 3A of the PSP 3 to circumnavigate a radioactive power source 9 within the PSP 3, specifically within an intermediate region 3B. The region 3B also comprises through-vias 8 outside the region of the power source 9 and a cavity within the intermediate region 3B for carrying the power source 9. In a lower region 3C, the conductors fan back in as indicated by a reference character 6, terminating in contacts 40 that mate with corresponding contacts 42 on the circuit board or circuit card 5 at an interface surface 4. Electrical signals pass between the integrated circuit within the integrated circuit package 1 and the circuit board or card 5 through the conductors 30.
In one embodiment, the IC contact arrangement on the circuit board 5 is identical to the arrangement of the contacts 32 on the IC package 1. Thus the IC can be inserted into the circuit board contacts but for the presence of the intervening PSP 3. This feature is especially advantageous as it permits space-efficient and easy connection of a power source package to an existing IC without rerouting conductor paths. Thus the radioactive power source 9 carried by the PSP 3 can be mounted onto any existing circuit board without changing the configuration of the PSP contacts, the circuit board contacts or the IC package contacts. Thus on-board on on-chip power can be easily supplied to the integrated circuit.
The PSP's radioactive power source leads (not illustrated in
In another embodiment, the PSP 3 provides power lead connections directly to the circuit board or card 5 to concurrently or exclusively power other microelectronic components on the circuit board or card 5.
In one embodiment, the radioisotope power source 9 within the PSP 3 is an indirect or direct conversion betavoltaic battery or cell as described in the literature (e.g., L.C. Olsen “Betavoltaic Energy Conversion”, Energy Conversion 13, 117, 1973; Polymers, Phosphors, and Voltaics for Radioisotope Microbatteries by Kenneth E. Bower et. al.; Review of Beta voltaic Energy Conversion In NASA. Lewis Research Center, Proceedings of the 12th Space Photovoltaic Research and Technology Conference (SPRAT 12) p 256-267 (See N94-11380 01-20)).
In one embodiment of the present invention, the IC (within the IC package 1) and its corresponding package comprises an FPGA, such as Xilinx' Virtex Series FPGA, with contacts in the form of a ball grid array (BGA). The number of BGA contacts can easily reach into the hundreds and even thousands. Thus the contacts 32, 34, 40, and 42 may be in the form of ball grid array contacts, or other contact types known in the IC industry.
In one embodiment, the PSP 3 comprises a single monolithic ceramic component comprised of multiple layers of ceramic material such as a low or high temperature co-fired ceramic (LTCC or HTCC). The IC interface 2 (on an upper surface of the PSP 3) distributes these connections through multiple ceramic layers, such as alumina and aluminum nitride, as known by those skilled in the art. Implementation of through-vias to fan out and to fan in the conductors, relative to the PSP's perimeter, can then be accomplished.
This dense packing scheme, especially of the BGA, allows a region in the center of the PSP 3 to accommodate a radioisotope power source that provides power to the IC for maintaining encryption keys, powering components, or providing auxiliary power to devices on or attached to the PSP 3 or on the circuit board 5.
In yet another embodiment illustrated in
The intermediate component 12 may be comprised of LTCC or HTCC and is designed to house the radioisotope power source 9 and its concomitant lead structures. This embodiment allows for a high degree of scalability. For example, a height of the intermediate component 12 can be increased to accommodate more radioisotope power cells to increase the power supplied. The modular design of the PSP 3 (and its three components 10, 11, and 12) allows for combinations of interposing sections and center sections to accommodate a wide range of IC applications and power demands.
The intermediate component 12 also incorporates vertically oriented vias 68 that can populate the through-thickness dimension of the intermediate component 12; the spacing, shape (besides a vertically-oriented shape), and pitch density can be modified to distribute vias from an outer wall 80 to an inner wall 82 (See
In a similar fashion, contacts 74 (see
It may be desired for the alignment of the contacts 32 on the lower surface of the IC package 1 to mirror the alignment of the contacts 84 on lower surface of the fan-in component 10 to permit the present invention to offer an exact drop-in solution to the problems of the prior art. Such a drop-in solution is especially attractive when an off-the-shelf IC package has been used by a system-provider who has already committed to a particular IC package form-factor and pin layout, and who has already mass produced circuit boards that match the IC package's contacts. In this case, the “drop-in” solution is of significant benefit to the system-provider since it will not incur any additional cost in reconfiguring the circuit board.
For example, in the embodiment illustrated in
Conversely, if the system-provider has a circuit board that does not match the desired IC package pin layout, the solution of the present invention facilitates using a PSP to bridge between the new IC package contact arrangement and the contact arrangement on the existing board. Contacts on a top surface of the PSP 3 can be designed to mate with the contacts on the bottom surface of the IC package 1, and contacts on the bottom surface of the PSP 3 can be designed to mate with the contacts on the surface of the printed circuit card 5.
Integration of the three components 10, 11, and 12 of the PSP 3, as well as the interconnecting contacts and vias, is accomplished through various skills known in the art.
In another embodiment illustrated in
In the various presented embodiments, the radioisotope power source 9 is within a cavity that is hermetically sealed. For instance, a Kovar seal ring 13 and a Kovar lid 14 (shown in cross-section in
In general, the various presented embodiments of the PSP can prevent reverse engineering by incorporating tamper-prevention/security meshes. These meshes encapsulate all or portions of the IC, the IC package 1, the circuit board 5, components mounted on the circuit board 5 and the various components of the PSP 3 as described in the various embodiments above. Typically, tamper-prevention meshes (e.g., active and passive tamper-prevention meshes) comprise sensors that detect an intrusion or tamper event. For example, such meshes may measure the conductivity or resistivity and detect a change in that parameter. If a change is detected, a penalty is applied, e.g., erasure of the encryption keys or destruction of the part by explosion. These meshes, with appropriate microelectronics devices and power supplies, e.g., a PSP, can lead to effective tamper responses, such as erasure of critical information such as the encryption keys referred to above.
Also, the components of the PSP 3 comprising the through-vias can be used in conjunction with a device that examines changes in voltage (e.g. a voltage comparator) to determine if a tamper event has occurred. For instance, a dedicated IC that measures the differences in voltage may be coupled to various points on the conductive mesh. If a voltage difference outside a predetermined range is detected, then the penalty may be implemented, e.g. erasure of stored information.
The use of an under-fill compound to surround and encapsulate the connections between structures, components of the PSP, and/or ICs provides an additional barrier for reverse engineering deterrence and tamper prevention.
In yet another embodiment, the PSP's sidewalls may be protected by an enhanced security mesh such as a Gore D3 tamper-prevention mesh membrane (manufactured by W. L. Gore of Newark, Del.) that is powered by the PSP radioisotope power source while simultaneously powering an IC. This embodiment further protects the power leads to the IC package in the event of a tamper incursion; thereby resulting in enhanced security for the IC package.
In another embodiment, the PSP's sidewalls may be protected by a passive tamper-prevention mesh that does not require an independent power supply. Such passive tamper-prevention meshes are known in the art.
In another embodiment, the PSP 3 may incorporate or power other volume protection devices for the prevention of reverse engineering.
In another embodiment, an IC or set of IC's may be embedded within and/or powered by the PSP, e.g. a dedicated voltage comparator (for tamper detection as described above) or a power management IC.
In another embodiment, a modular PSP design can accommodate multiple chips from a series or family of ICs.
In another embodiment, direct conductive connections between the PSP 3 and the IC package 1 are eliminated through the use of inductive coupling to transmit power or signals.
While various embodiments of the present invention have been shown and described herein, it will be obvious that such embodiments are provided by way of example only. Numerous variations, changes and substitutions may be made without departing from the invention herein. Accordingly, it is intended that the invention be limited only by the spirit and scope of the appended claims.
Cabauy, Peter, Grant, Jesse, Elkind, Bret J., Serralta, Denset
Patent | Priority | Assignee | Title |
10251294, | Apr 25 2016 | Fujitsu Limited | Power supply structure |
11783956, | Feb 17 2014 | CITY LABS, INC | Semiconductor device with epitaxial liftoff layers for directly converting radioisotope emissions into electrical power |
Patent | Priority | Assignee | Title |
5642014, | Sep 27 1995 | Bell Semiconductor, LLC | Self-powered device |
6407929, | Jun 29 2000 | Intel Corporation | Electronic package having embedded capacitors and method of fabrication therefor |
6970362, | Jul 31 2000 | Intel Corporation | Electronic assemblies and systems comprising interposer with embedded capacitors |
6998692, | Oct 14 2003 | Qynergy Corporation | IC package with an integrated power source |
7154760, | Dec 27 2002 | Renesas Technology Corp. | Power amplifier module |
7411283, | Feb 14 2006 | Oracle America, Inc | Interconnect design for reducing radiated emissions |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 01 2010 | City Labs, Inc. | (assignment on the face of the patent) | / | |||
Feb 11 2011 | CABAUY, PETER | CITY LABS, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025930 | /0177 | |
Feb 11 2011 | ELKIND, BRET J | CITY LABS, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025930 | /0177 | |
Feb 11 2011 | GRANT, JESSE | CITY LABS, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025930 | /0177 | |
Feb 28 2011 | SERRALTA, DENSET | CITY LABS, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025930 | /0177 |
Date | Maintenance Fee Events |
Sep 04 2017 | REM: Maintenance Fee Reminder Mailed. |
Jan 22 2018 | M2551: Payment of Maintenance Fee, 4th Yr, Small Entity. |
Jan 22 2018 | M2554: Surcharge for late Payment, Small Entity. |
Jul 20 2021 | M2552: Payment of Maintenance Fee, 8th Yr, Small Entity. |
Date | Maintenance Schedule |
Jan 21 2017 | 4 years fee payment window open |
Jul 21 2017 | 6 months grace period start (w surcharge) |
Jan 21 2018 | patent expiry (for year 4) |
Jan 21 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 21 2021 | 8 years fee payment window open |
Jul 21 2021 | 6 months grace period start (w surcharge) |
Jan 21 2022 | patent expiry (for year 8) |
Jan 21 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 21 2025 | 12 years fee payment window open |
Jul 21 2025 | 6 months grace period start (w surcharge) |
Jan 21 2026 | patent expiry (for year 12) |
Jan 21 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |