A method and device for preventing the bridging of adjacent metal traces in a bump-on-trace structure. An embodiment comprises determining the coefficient of thermal expansion (CTE) and process parameters of the package components. The design parameters are then analyzed and the design parameters may be modified based on the CTE and process parameters of the package components.
|
14. A method of designing a package, the method comprising:
using a computer processor, determining a difference of a coefficient of thermal expansion between a first package component and a second package component;
using the computer processor, analyzing a first trace layout for the first package component, the first layout comprising a plurality of conductive traces; and
using the computer processor, modifying the first trace layout based on the difference of the coefficient of thermal expansion between the first package component and the second package component to form a second trace layout for the first package component.
1. A method for designing a package, the method comprising:
using a computer processor, determining a coefficient of thermal expansion for two or more package components;
storing the coefficient of thermal expansion in a memory;
determining processing parameters for the two or more package components, the processing parameters comprising:
a first temperature difference, the first temperature difference being between a solder solidification temperature and a room temperature of a first package component; and
a second temperature difference, the second temperature difference being between the solder solidification temperature and the room temperature of a second package component;
using the computer processor, analyzing design parameters for the two or more package components; and
using the computer processor, modifying the design parameters based on the coefficient of thermal expansion and the processing parameters.
8. A method for substrate layout, the method comprising:
using a computer processor, determining a difference of a coefficient of thermal expansion between a first package component and a second package component;
determining processing parameters for the first package component and the second package component, the processing parameters comprising:
a first temperature difference, the first temperature difference being between a solder solidification temperature and a room temperature of the first package component; and
a second temperature difference, the second temperature difference being between the solder solidification temperature and the room temperature of the second package component;
using the computer processor, analyzing a first substrate trace layout for the first package component, the first substrate layout comprising a plurality of metal traces; and
using the computer processor, calculating a second substrate trace layout for the first package component, the second substrate trace layout based on the first substrate layout, wherein the second substrate trace layout shifts one or more of the plurality of metal traces to compensate for the difference of the coefficient of thermal expansion between the first package component and the second package component.
2. The method of
determining a first coefficient of thermal expansion for the first package component;
determining a second coefficient of thermal expansion for the second package component; and
calculating a difference between the first coefficient of thermal expansion and the second coefficient of thermal expansion.
3. The method of
4. The method of
locating a metal trace on the first package component; and
determining a distance of the metal trace from a center of the first package component.
5. The method of
6. The method of
7. The method of
9. The method of
10. The method of
11. The method of
12. The method of
13. The method of
locating one of the plurality of metal traces; and
determining a distance from the metal trace to a center of the first package component.
15. The method of
determining processing parameters for the first package component and the second package component, the processing parameters comprising:
a first temperature difference, the first temperature difference being between a solder solidification temperature and a room temperature of the first package component; and
a second temperature difference, the second temperature difference being between the solder solidification temperature and the room temperature of the second package component; and
using the computer processor, further modifying the first trace layout based on the processing parameters for the first package component and the second package component.
16. The method of
17. The method of
shifting of the one or more of the plurality of conductive traces is in a direction perpendicular to an edge and towards a center of the first package component.
18. The method of
19. The method of
20. The method of
|
Integrated circuits are made up of literally millions of active devices such as transistors and capacitors. These devices are initially isolated from each other, and are later interconnected to form functional circuits. Typical interconnect structures include lateral interconnections, such as metal lines (wirings), and vertical interconnections, such as vias and contacts. Interconnect structures are increasingly determining the limits of performance and the density of modern integrated circuits.
On top of the interconnect structures, connector structures are formed, which may include bond pads or metal bumps formed and exposed on the surface of the respective chip. Electrical connections are made through the bond pads/metal bumps to connect the chip to a package substrate or another die. The electrical connections may be made using bump-on-trace (BOT) structures, wherein the connections are made through the metal bumps to connect the chip to the metal traces of the package substrate or die. This type of electrical connection may be used in flip-chip packages.
For a more complete understanding of the present embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
A package comprising a bump-on-trace (BOT) structure is provided in accordance with an embodiment. The variations of the embodiment are discussed. Reference will now be made in detail to embodiments illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts. In the drawings, the shape and thickness may be exaggerated for clarity and convenience. This description will be directed in particular to elements forming part of, or cooperating more directly with, methods and apparatus in accordance with the present disclosure. It is to be understood that elements not specifically shown or described may take various forms well known to those skilled in the art. Many alternatives and modifications will be apparent to those skilled in the art, once informed by the present disclosure.
Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments. It should be appreciated that the following figures are not drawn to scale; rather, these figures are merely intended for illustration.
The corners 120 each have a length L2 and a width W2. The length L2 is from approximately 10% to 20% of the total length L1 of the package component 100. The width W2 is from approximately 10% to 20% of the total width W2 of the package component 100. For example, in an embodiment, the width W1 is 12 mm and the length L1 is 10 mm. Thus, the corners 120 have a width W1 from approximately 1.2 mm to 2.4 mm and the length L2 from approximately 1.0 mm to 2.0 mm.
The vertical compensation regions 130 and horizontal compensation regions 140 are within each of their respective corners 120. The boundaries of the vertical compensation regions 130 and horizontal compensation regions 140 are defined by the areas inside the corners 120 where the metal traces 110 are perpendicular to the edge of the package component 100. As discussed later, the metal traces 110 will be compensated in the vertical direction (in the same direction as line 150Y in
Metal traces 110 may be formed of substantially pure copper, aluminum copper, or other metallic materials such as tungsten, nickel, palladium, gold, and/or alloys thereof. The metal traces 110 may be formed over a dielectric layer or in a dielectric layer. In some embodiments, the dielectric layer may cover some portions of the metal traces 110. The package component 100 may be bonded to a package component 200 through metal pillars 260 and solder bumps 270 (see
The semiconductor substrate 210 may comprise bulk silicon, doped or undoped, or an active layer of a silicon-on-insulator (SOI) substrate. Generally, an SOI substrate comprises a layer of a semiconductor material such as silicon, germanium, silicon germanium, SOI, silicon germanium on insulator (SGOI), or combinations thereof. Other substrates that may be used include multi-layered substrates, gradient substrates, or hybrid orientation substrates.
The semiconductor substrate 210 may include active devices (not shown in
The semiconductor substrate 210 may also include metallization layers (also not shown in
The first passivation layer 220 may be formed on the semiconductor substrate 210. The first passivation layer 220 may be made of one or more suitable dielectric materials such as silicon oxide, silicon nitride, low-k dielectrics such as carbon doped oxides, extremely low-k dielectrics such as porous carbon doped silicon dioxide, a polymer such as polyimide, combinations of these, or the like. The first passivation layer 220 may be formed through a process such as chemical vapor deposition (CVD), although any suitable process may be utilized. The first passivation layer 220 may include metal lines and vias (not shown) to electrically couple active and passive devices to the metal pad 230.
The metal pad 230 may be formed in or over the first passivation layer 220, and may be electrically coupled to active and passive devices through the metal lines and vias in the first passivation layer 220. The metal pad 230 may comprise aluminum, but other materials, such as copper, may alternatively be used. The metal pad 230 may be formed using a deposition process, such as sputtering, to form a layer of material (not shown) and portions of the layer of material may then be removed through a suitable process (such as photolithographic masking and etching) to form the metal pad 230. However, any other suitable process may be utilized to form the metal pad 230. The metal pad 230 may be formed to have a thickness of between about 1.45 μm and about 2.8 μm, such as about 2 μm.
The second passivation layer 240 may be formed to cover the edge portion of the metal pad 230, while leaving a central portion of the metal pad exposed through an opening in the second passivation layer 240. The second passivation layer 240 may be made of one or more suitable dielectric materials such as silicon oxide, silicon nitride, a polymer such as polyimide, combinations of these, or the like. The second passivation layer 240 may be formed through a process such as chemical vapor deposition (CVD), although any suitable process may be utilized.
The third passivation layer 250 may be formed over the second passivation layer 240. The third passivation layer 250 may be formed from a polymer such as polyimide, or may alternatively be formed of a similar material as the first passivation layer 220 and the second passivation layer 240 (e.g., silicon oxides, silicon nitrides, combinations of these, and the like), or any other suitable organic or inorganic passivation material. The third passivation layer 250 may be patterned to form an opening, through which the metal pad 230 is exposed. The patterning of the third passivation layer 250 may be performed using a suitable process such as photolithographic masking and etching.
The UBM 252 may be formed over the third passivation layer 250 and the metal pad 230. In an embodiment, the UBM 252 may include one or more seed layers, which may be formed of copper, titanium, copper alloys, or the like. The seed layers may be deposited by PVD or CVD, although other acceptable methods and materials may alternatively be used. The UBM 252 may comprise chrome, a chrome-copper alloy, copper, gold, titanium, titanium tungsten, nickel, combinations thereof, or the like. The UBM 252 may be formed by a plating process, such as electrochemical plating, although other processes of formation, such as sputtering, evaporation, or PECVD process, may alternatively be used depending upon the desired materials.
The metal pillar 260 may be formed over the UBM 252 with the edges of the metal pillar 260 aligned to the respective edges of the UBM 252. UBM 252 may be in physical and electrical contact with the metal pad 230 and the metal pillar 260. The metal pillar 260 may comprise copper, copper alloys, or the like and may be formed by a plating process, such as electrochemical plating, although other processes of formation, such as sputtering or evaporation, may alternatively be used depending upon the desired materials. In an embodiment, the metal pillar 260 is formed of a non-reflowable metal that does not melt in reflow processes.
The solder bump 270 may be formed on the top surface of the metal pillar 260. The solder bump 270 may comprise a material such as tin, or other suitable materials, such as silver, lead-free tin, copper, combinations thereof, or the like. In an embodiment in which the solder bump 270 is a tin solder bump, the solder bump 270 may be formed by initially forming a layer of tin through such commonly used methods such as evaporation, electroplating, printing, solder transfer, ball placement, etc, to a thickness of, e.g., about 15 μm, and then performing a reflow in order to shape the material into the desired bump shape. Any suitable method of producing the solder bump 270 may alternatively be utilized.
The metal pillar 260 and solder bump 270 may be formed in a plurality of shapes as appropriate to avoid nearby components, control the connection area between the metal pillar 260 and the metal trace 110, or other suitable reasons.
The landing trace 320 and the adjacent metal traces 330 are equivalent to the metal traces 110 in
The package substrate 310 may provide the package with mechanical support and an interface that allows external components access to the device within the package. The package substrate 310 may be a laminate substrate formed as a stack of multiple thin layers (or laminates) of a polymer material such as bismaleimide triazine (BT), FR-4, or the like. The package substrate 310 may comprise several layers of metal planes and metal traces that are interconnected to each other by through-hole plated vias. The metal traces may be formed by etching copper foil that is bonded to one or more of the laminates of the package substrate 310. The metal traces may be finished with a layer of electroless nickel followed by a layer of immersion gold. The layer of nickel may prevent the interdiffusion of the copper and solder while the gold helps to prevent oxidation and improves solderability. In some embodiments, laminate substrates have an even number of routing layers. For example, in a four-layer laminate substrate, the top and bottom layers may be the routing layers while the inner layers may be used as a ground plane and a power plane.
As shown in
A design calculator 400 (discussed further below with respect to
D1=((CTE1*ΔTemp1)−(CTE2*ΔTemp2))*Distance from Center*Scaling factor
The variables CTE1 and CTE2 are the composite CTE values in ppm/° C. for the two package components, wherein CTE1 is the composite CTE value of the package substrate 310 and CTE2 is the composite CTE value of the semiconductor substrate 210. The variable ΔTemp1 is the temperature difference of the package substrate 310 between the solder bump 270 solidification temperature and room temperature in ° C. The variable ΔTemp2 is the temperature difference of the semiconductor substrate 210 between the solder bump 270 solidification temperature and room temperature in ° C. The variable “Distance from Center” is the distance the center 260A of the metal pillar 260 is from the center of the package component 100 in μm as illustrated by the appropriate dashed line 150X or 150Y in
In another embodiment, the composite CTE of the package component 100 may be smaller than the composite CTE of the package component 200, and, therefore the center 320A of the landing trace 320 may be shifted further away from the center of the package component 100 than the center 260A of the metal pillar 260 to compensate for the CTE difference.
The difference in the CTE between the package components 100 and 200 may become less significant as you get closer to the center dashed lines 150X and 150Y of
The bus 412 may be one or more of any type of several bus architectures including a memory bus or memory controller, a peripheral bus, or video bus. The CPU 406 may comprise any type of electronic data processor, and the memory 408 may comprise any type of system memory, such as static random access memory (SRAM), dynamic random access memory (DRAM), or read-only memory (ROM). The mass storage device 410 may comprise any type of storage device configured to store data, programs, and other information and to make the data, programs, and other information accessible via the bus 412. The mass storage device 410 may comprise, for example, one or more of a hard disk drive, a magnetic disk drive, or an optical disk drive.
The video adapter 414 and the I/O interface 416 provide interfaces to couple external input and output devices to the processing unit 401. As illustrated in
It should be noted that the design calculator 400 may include other components. For example, the design calculator 400 may include power supplies, cables, a motherboard, removable storage media, cases, and the like. These other components, although not shown in
In an embodiment, the metal pillars 260 and landing traces 320 in
An embodiment is a method for designing a package. The method comprising using a computer processor, determining a coefficient of thermal expansion for two or more package components; storing the coefficient in a memory; determining processing parameters for the two or more package components, the processing parameters comprising a first temperature difference, the first temperature difference being between a solder solidification temperature and a room temperature of a first package component; and a second temperature difference, the second temperature difference being between the solder solidification temperature and the room temperature of a second package component. The method further comprising using the computer processor, analyzing design parameters for the two or more package components; and using the computer processor, modifying the design parameters based on the coefficient of thermal expansion and the processing parameters.
Another embodiment is a method for substrate layout. The method comprising using a computer processor, determining a difference of a coefficient of thermal expansion between a first package component and a second package component; determining processing parameters for the first package component and the second package component, the processing parameters comprising a first temperature difference, the first temperature difference being between a solder solidification temperature and a room temperature of the first package component; and a second temperature difference, the second temperature difference being between the solder solidification temperature and the room temperature of the second package component. The method further comprising using the computer processor, analyzing a first substrate trace layout for the first package component, the first substrate layout comprising a plurality of metal traces; and using the computer processor, calculating a second substrate trace layout for the first package component, the second substrate trace layout based on the first substrate layout, wherein the second substrate trace layout shifts one or more of the plurality of metal traces to compensate for the difference of the coefficient of thermal expansion between the first package component and the second package component.
A further embodiment is a device. The device comprising a first set of conductive contacts on a first substrate and the first set of conductive contacts having a first spacing. The device further comprising a second set of conductive contacts on a second substrate, the second set of conductive contacts configured to mate to the first set of conductive contacts on the first substrate, and the second set of contacts having a second spacing, the second spacing different from the first spacing.
Although the present embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions, and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Yu, Chen-Hua, Chen, Chen-Shien, Kuo, Tin-Hao, Wu, Sheng-Yu, Chen, Guan-Yu, Lii, Mirng-Ji, Tseng, Yu-Jen
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6310403, | Aug 31 2000 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method of manufacturing components and component thereof |
7982137, | Jun 27 2007 | Hamilton Sundstrand Corporation | Circuit board with an attached die and intermediate interposer |
20110169159, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Mar 22 2012 | TSENG, YU-JEN | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028491 | /0334 | |
Mar 22 2012 | CHEN, GUAN-YU | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028491 | /0334 | |
Mar 22 2012 | WU, SHENG-YU | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028491 | /0334 | |
Mar 22 2012 | YU, CHEN-HUA | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028491 | /0334 | |
Mar 22 2012 | CHEN, CHEN-SHIEN | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028491 | /0334 | |
Mar 22 2012 | KUO, TIN-HAO | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028491 | /0334 | |
Apr 09 2012 | LII, MIRNG-JI | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028491 | /0334 | |
Apr 12 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 24 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 18 2021 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 04 2017 | 4 years fee payment window open |
Sep 04 2017 | 6 months grace period start (w surcharge) |
Mar 04 2018 | patent expiry (for year 4) |
Mar 04 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 04 2021 | 8 years fee payment window open |
Sep 04 2021 | 6 months grace period start (w surcharge) |
Mar 04 2022 | patent expiry (for year 8) |
Mar 04 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 04 2025 | 12 years fee payment window open |
Sep 04 2025 | 6 months grace period start (w surcharge) |
Mar 04 2026 | patent expiry (for year 12) |
Mar 04 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |