A method for forming a nanowire tunnel device includes forming a nanowire suspended by a first pad region and a second pad region over a semiconductor substrate, forming a gate structure around a channel region of the nanowire, implanting a first type of ions at a first oblique angle in a first portion of the nanowire and the first pad region, and implanting a second type of ions at a second oblique angle in a second portion of the nanowire and the second pad region.
|
1. A method for forming a nanowire tunnel device, the method comprising:
forming a nanowire suspended by a first pad region and a second pad region over a semiconductor substrate;
forming a gate structure around a channel region of the nanowire;
implanting a first type of ions at a first oblique angle simultaneously in a first portion of the nanowire, the first pad region, and a portion of the second pad region; and
implanting a second type of ions at a second oblique angle in a second portion of the nanowire and the second pad region.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
9. The method of
10. The method of
11. The method of
12. The method of
13. The method of
14. The method of
15. The method of
16. The method of
17. The method of
18. The method of
|
The present invention relates to semiconductor nanowire tunnel devices.
PIN (p-type semiconductor-intrinsic semiconductor-n-type semiconductor) tunnel field effect transistor (FET) devices include an intrinsic semiconductor channel region disposed between a p-typed doped semiconductor region and an n-typed doped semiconductor region that contact the channel region.
In one aspect of the present invention, a method for forming a nanowire tunnel device includes forming a nanowire suspended by a first pad region and a second pad region over a semiconductor substrate, forming a gate structure around a channel region of the nanowire, implanting a first type of ions at a first oblique angle in a first portion of the nanowire and the first pad region, and implanting a second type of ions at a second oblique angle in a second portion of the nanowire and the second pad region.
In another aspect of the present invention, a nanowire tunnel device includes a nanowire suspended above a semiconductor substrate by a first pad region and a second pad region, the nanowire having a channel portion surrounded by a gate structure disposed circumferentially around the nanowire, an n-type doped region including a first portion of the nanowire adjacent to the channel portion, and a p-type doped region including a second portion of the nanowire adjacent to the channel portion.
Additional features and advantages are realized through the techniques of the present invention. Other embodiments and aspects of the invention are described in detail herein and are considered a part of the claimed invention. For a better understanding of the invention with the advantages and the features, refer to the description and to the drawings.
The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing and other features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
With reference now to
Once the ions 702 and 802 are implanted, an annealing process is performed to overlap the device and activate the dopants. The annealing process results in a shallow doping gradient of n-type ions and p-type ions in the channel region of the device.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, element components, and/or groups thereof.
The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated
The diagrams depicted herein are just one example. There may be many variations to this diagram or the steps (or operations) described therein without departing from the spirit of the invention. For instance, the steps may be performed in a differing order or steps may be added, deleted or modified. All of these variations are considered a part of the claimed invention.
While the preferred embodiment to the invention had been described, it will be understood that those skilled in the art, both now and in the future, may make various improvements and enhancements which fall within the scope of the claims which follow. These claims should be construed to maintain the proper protection for the invention first described.
Majumdar, Amlan, Koester, Steven J., Bangsaruntip, Sarunya, Sleights, Jeffrey W.
Patent | Priority | Assignee | Title |
10096688, | Oct 15 2015 | Samsung Electronics Co., Ltd. | Integrated circuit device and method of manufacturing the same |
10777554, | Aug 01 2013 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and fabricating the same |
11004847, | Aug 01 2013 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and fabricating the same |
11855087, | Aug 01 2013 | MANUFACTURING COMPANY, LTD. | Semiconductor device and fabricating the same |
9704861, | Aug 01 2013 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and fabricating the same |
Patent | Priority | Assignee | Title |
4995001, | Oct 31 1988 | International Business Machines Corporation | Memory cell and read circuit |
5308445, | Oct 23 1991 | Rohm Co., Ltd. | Method of manufacturing a semiconductor device having a semiconductor growth layer completely insulated from a substrate |
5438018, | Dec 07 1992 | Fujitsu Limited | Method of making semiconductor device by selective epitaxial growth |
5552622, | Jul 14 1992 | Mitsuteru Kimura; Ricoh Seiki Company, Ltd. | Tunnel transistor |
5574308, | Dec 07 1992 | Fujitsu Limited | Semiconductor device and its manufacturing method |
5668046, | Mar 27 1991 | NEC Corporation | Method of producing a semiconductor on insulating substrate, and a method of forming transistor thereon |
6365465, | Mar 19 1999 | International Business Machines Corporation | Self-aligned double-gate MOSFET by selective epitaxy and silicon wafer bonding techniques |
6642115, | May 15 2000 | GLOBALFOUNDRIES Inc | Double-gate FET with planarized surfaces and self-aligned silicides |
6653209, | Sep 30 1999 | Canon Kabushiki Kaisha | Method of producing silicon thin film, method of constructing SOI substrate and semiconductor device |
6806141, | May 22 2002 | Hewlett Packard Enterprise Development LP | Field effect transistor with gate layer and method of making same |
6835618, | Aug 05 2003 | TESSERA ADVANCED TECHNOLOGIES, INC | Epitaxially grown fin for FinFET |
6855606, | Feb 20 2003 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor nano-rod devices |
6882051, | Mar 30 2001 | Regents of the University of California, The | Nanowires, nanostructures and devices fabricated therefrom |
6891227, | Mar 20 2002 | GLOBALFOUNDRIES U S INC | Self-aligned nanotube field effect transistor and method of fabricating same |
6903013, | May 16 2003 | Chartered Semiconductor Manufacturing Ltd. | Method to fill a trench and tunnel by using ALD seed layer and electroless plating |
6996147, | Mar 30 2001 | The Regents of the University of California | Methods of fabricating nanostructures and nanowires and devices fabricated therefrom |
7101762, | Jul 07 2000 | GLOBALFOUNDRIES Inc | Self-aligned double gate mosfet with separate gates |
7151209, | Apr 02 2002 | ONED MATERIAL, INC | Methods of making, positioning and orienting nanostructures, nanostructure arrays and nanostructure devices |
7180107, | May 25 2004 | International Business Machines Corporation | Method of fabricating a tunneling nanotube field effect transistor |
7211853, | Jul 26 2001 | Technische Universiteit Delft | Electronic device using carbon nanotubes |
7253060, | Jun 08 2004 | Samsung Electronics Co., Ltd. | Gate-all-around type of semiconductor device and method of fabricating the same |
7297615, | May 13 2005 | Samsung Electronics, Co., Ltd. | Si nanowire substrate, method of manufacturing the same, and method of manufacturing thin film transistor using the same |
7311776, | Dec 30 2003 | Regents of the University of California | Localized synthesis and self-assembly of nanostructures |
7443025, | Jun 07 2004 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Thermally improved placement of power-dissipating components onto a circuit board |
7446025, | May 23 2005 | GLOBALFOUNDRIES U S INC | Method of forming vertical FET with nanowire channels and a silicided bottom contact |
7449373, | Mar 31 2006 | Intel Corporation | Method of ion implanting for tri-gate devices |
7452759, | Nov 29 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Carbon nanotube field effect transistor and methods for making same |
7452778, | Jun 10 2004 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor nano-wire devices and methods of fabrication |
7456068, | Jun 08 2006 | Intel Corporation | Forming ultra-shallow junctions |
7456476, | Jun 27 2003 | TAHOE RESEARCH, LTD | Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication |
7473943, | Oct 15 2004 | Nanosys, Inc | Gate configuration for nanowire electronic devices |
7498211, | Dec 28 2005 | Intel Corporation | Independently controlled, double gate nanowire memory cell with self-aligned contacts |
7534675, | Sep 05 2007 | GLOBALFOUNDRIES U S INC | Techniques for fabricating nanowire field-effect transistors |
7550333, | Oct 25 2004 | Intel Corporation | Nonplanar device with thinned lower body portion and method of fabrication |
7569941, | Mar 30 2001 | The Regents of the University of California | Methods of fabricating nanostructures and nanowires and devices fabricated therefrom |
7642578, | Mar 24 2005 | Samsung Electronics Co., Ltd. | Semiconductor device having a round-shaped nano-wire transistor channel and method of manufacturing same |
7791144, | Apr 28 2006 | GLOBALFOUNDRIES U S INC | High performance stress-enhance MOSFET and method of manufacture |
7795677, | Sep 05 2007 | GLOBALFOUNDRIES U S INC | Nanowire field-effect transistors |
7799657, | Jun 07 2005 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | Method of fabricating a substrate for a planar, double-gated, transistor process |
7803675, | Oct 02 2006 | Samsung Electronics Co., Ltd. | Gate-all-around type semiconductor device and method of manufacturing the same |
7834345, | Sep 05 2008 | Taiwan Semiconductor Manufacturing Company, Ltd | Tunnel field-effect transistors with superlattice channels |
7871870, | Oct 15 2004 | Nanosys, Inc. | Method of fabricating gate configurations for an improved contacts in nanowire based electronic devices |
7893506, | Feb 23 2005 | Intel Corporation | Field effect transistor with narrow bandgap source and drain regions and method of fabrication |
8064249, | Sep 11 2006 | Samsung Electronics Co., Ltd. | Nanowire electromechanical switching device, method of manufacturing the same and electromechanical memory device using the nanowire electromechanical switching device |
8097515, | Dec 04 2009 | GLOBALFOUNDRIES U S INC | Self-aligned contacts for nanowire field effect transistors |
8154127, | Jul 30 2007 | Hewlett Packard Enterprise Development LP | Optical device and method of making the same |
8338280, | Jul 08 2010 | GLOBALFOUNDRIES Singapore Pte. Ltd.; Nanyang Technological University | Method for fabricating nano devices |
8541774, | Jul 25 2011 | International Business Machines Corporation | Hybrid CMOS technology with nanowire devices and double gated planar devices |
20040149978, | |||
20040166642, | |||
20050121706, | |||
20050266645, | |||
20050275010, | |||
20060033145, | |||
20060131665, | |||
20060138552, | |||
20060197164, | |||
20070001219, | |||
20070267619, | |||
20070267703, | |||
20070284613, | |||
20080014689, | |||
20080029418, | |||
20080061284, | |||
20080067495, | |||
20080067607, | |||
20080079041, | |||
20080085587, | |||
20080121932, | |||
20080128760, | |||
20080135949, | |||
20080142853, | |||
20080149914, | |||
20080149997, | |||
20080150025, | |||
20080179752, | |||
20080191196, | |||
20080224224, | |||
20080227259, | |||
20080246021, | |||
20080247226, | |||
20090026553, | |||
20090057650, | |||
20090057762, | |||
20090061568, | |||
20090090934, | |||
20090134467, | |||
20090149012, | |||
20090181477, | |||
20090217216, | |||
20090294864, | |||
20100140589, | |||
20100193770, | |||
20100207102, | |||
20110133169, | |||
20110147840, | |||
20120146000, | |||
20130001517, | |||
EP217811, | |||
KR20090044799, | |||
WO2084757, | |||
WO2008069765, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 08 2010 | International Business Machines Corporation | (assignment on the face of the patent) | / | |||
Jan 08 2010 | MAJUMDAR, AMLAN | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023757 | /0164 | |
Jan 08 2010 | KOESTER, STEVEN J | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023757 | /0164 | |
Jan 08 2010 | BANGSARUNTIP, SARUNYA | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023757 | /0164 | |
Jan 08 2010 | SLEIGHT, JEFFREY W | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 023757 | /0164 | |
Jun 29 2015 | International Business Machines Corporation | GLOBALFOUNDRIES U S 2 LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036550 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S INC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S 2 LLC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Nov 27 2018 | GLOBALFOUNDRIES Inc | WILMINGTON TRUST, NATIONAL ASSOCIATION | SECURITY AGREEMENT | 049490 | /0001 | |
Oct 22 2020 | GLOBALFOUNDRIES Inc | GLOBALFOUNDRIES U S INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054633 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054636 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES U S INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 056987 | /0001 |
Date | Maintenance Fee Events |
Nov 07 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 27 2021 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
May 13 2017 | 4 years fee payment window open |
Nov 13 2017 | 6 months grace period start (w surcharge) |
May 13 2018 | patent expiry (for year 4) |
May 13 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 13 2021 | 8 years fee payment window open |
Nov 13 2021 | 6 months grace period start (w surcharge) |
May 13 2022 | patent expiry (for year 8) |
May 13 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 13 2025 | 12 years fee payment window open |
Nov 13 2025 | 6 months grace period start (w surcharge) |
May 13 2026 | patent expiry (for year 12) |
May 13 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |