An active matrix substrate includes a plurality of scanning lines (11a) extending parallel to each other; a plurality of signal lines (16a) extending parallel to each other in a direction crossing the scanning lines (11a); a plurality of TFTs (5) each provided at each of intersections of the scanning lines (11a) and the signal lines (16a), and each including a semiconductor layer (4a); and a coating type insulating layer formed between each of the scanning lines (11a) and each of the signal lines (16a). A plurality of openings (15a) are formed in the insulating layer such that each of the semiconductor layers (4a) is exposed, and at least part of a peripheral end of the opening (15a) of the insulating layer is positioned on an inner side relative to each of peripheral ends of the semiconductor layers (4a).
|
1. An active matrix substrate, comprising:
a plurality of scanning lines extending parallel to each other;
a plurality of signal lines extending parallel to each other in a direction crossing the scanning lines;
a plurality of thin film transistors each provided at each of intersections of the scanning lines and the signal lines, and each including a semiconductor layer and a source electrode and a drain electrode which are formed on the semiconductor layer in a layer in which the signal lines are formed; and
a coating type insulating layer formed between each of the scanning lines and each of the signal lines, wherein
each of the semiconductor layers includes a channel region,
a plurality of openings are formed in the insulating layer such that the semiconductor layers and the channel regions thereof are each exposed,
at least part of a peripheral end of the plurality of openings of the insulating layer is positioned on an inner side relative to each of peripheral ends of the semiconductor layers, and
the source electrode and the drain electrode are connected to the semiconductor layer through a corresponding one of the plurality of openings.
2. The active matrix substrate of
each of the thin film transistors includes a gate electrode formed in a layer in which the scanning lines are formed, and
the semiconductor layer and the gate electrode are electrically insulated from each other by a gate insulating film.
3. The active matrix substrate of
a plurality of gate insulating films are formed parallel to each other so as to cover respective upper surfaces of the scanning lines.
4. The active matrix substrate of
at least one of side end parts of the gate insulating film protrudes beyond the scanning line.
5. The active matrix substrate of
an auxiliary capacitor line is provided between adjacent ones of the scanning lines so as to extend along the scanning lines,
the plurality of openings are formed in the insulating layer so as to overlap with respective auxiliary capacitor lines, and
the auxiliary capacitor line and the drain electrode are electrically insulated from each other by a gate insulating film.
6. The active matrix substrate of
the insulating layer is made of an organic spin-on-glass material.
7. The active matrix substrate of
the semiconductor layer is made of an oxide semiconductor.
8. A method for manufacturing the active matrix substrate of
forming the scanning lines on an insulating substrate;
after a gate insulating film is formed so as to cover the scanning lines, forming the semiconductor layers on the gate insulating film;
after a spin-on-glass material is applied so as to cover the insulating substrate on which the semiconductor layers are formed and is baked, forming the insulating layer by patterning the spin-on-glass material such that each of the channel regions of the semiconductor layers is exposed; and
forming the signal lines on the insulating layer and forming a source electrode and a drain electrode so as to face each other on each of the semiconductor layers.
9. A method for manufacturing the active matrix substrate of
after a metal film, an inorganic insulating film, a semiconductor film, and a photosensitive resin film are stacked in this order on an insulating substrate, and a resist pattern is, by halftone exposure of the photosensitive resin film, formed on the semiconductor film corresponding to part of the metal film to be formed into the scanning lines and is formed so as to have a relatively-thick part corresponding to part of the semiconductor film to be formed into the semiconductor layer, forming a gate insulating film by etching part of the semiconductor film exposed through the resist pattern and part of the inorganic insulating film positioned below the semiconductor film;
forming the semiconductor layers by reducing a thickness of the resist pattern to etch the part of the semiconductor film exposed through the resist pattern;
forming the scanning lines by etching part of the metal film exposed through the gate insulating film;
after a spin-on-glass material is applied so as to cover the insulating substrate on which the scanning lines are formed and is baked, forming an insulating layer by patterning the spin-on-glass material such that each of the channel regions of the semiconductor layers is exposed; and
forming the signal lines on the insulating layer and forming a source electrode and a drain electrode so as to face each other on each of the semiconductor layers.
|
The present invention relates to an active matrix substrate and a method for manufacturing the active matrix substrate. In particular, the present invention relates to an active matrix substrate using a coating type insulating film, and to a method for manufacturing the active matrix substrate.
An active matrix substrate forming a liquid crystal display device includes, e.g., a plurality of scanning lines extending parallel to each other, a plurality of signal lines extending parallel to each other in a direction perpendicular to the scanning lines, and a plurality of thin film transistors (hereinafter referred to as “TFTs”) each provided at an intersection of the scanning line and the signal line. In recent years, the configuration in which, in the active matrix substrate, the scanning lines and the signal lines are electrically insulated from each other by a coating insulating film called a “spin-on-glass (SOG) film” has been proposed to reduce capacitance produced at each of the intersections of the scanning lines and the signal lines.
For example, Patent Document 1 discloses an active matrix substrate in which a multi-layer insulating film covering scanning lines includes a first insulating layer which is a lower layer formed by patterning a SOG film made of an organic SOG material, and a second insulating layer which is an upper layer made of an organic insulating film such as a silicon nitride film.
In addition, Patent Document 2 discloses an active matrix substrate in which a SOG film is used as an insulating film to cover TFTs, and signal lines are formed from a conductive layer different from source electrodes and drain electrodes of the TFTs and are connected to corresponding one of the source electrodes of the TFTs through contact holes formed in the insulating film.
PATENT DOCUMENT 1: International Publication No. 2006/022259
PATENT DOCUMENT 2: Japanese Patent Publication No. 2006-215086
The steps for manufacturing the conventional active matrix substrate 120 using the coating type insulating film will be described below.
First, as illustrated in
Subsequently, as illustrated in
Substantially, as illustrated in
Subsequently, as illustrated in
Subsequently, as illustrated in
Subsequently, as illustrated in
Subsequently, as illustrated in
Finally, as illustrated in
As described above, in the conventional active matrix substrate 120, the first insulating layer 112 formed by patterning the relatively-thick organic SOG film is arranged between each of the scanning lines 111a and each of the signal lines (116a). Thus, capacitance produced at each of intersections of the scanning lines 111a and the signal lines 116a can be reduced. However, since the semiconductor film including the intrinsic amorphous silicon film and the n+ amorphous silicon film is formed by CVD after the first insulating layer 112 is formed, high heat resistance to, e.g., equal to or higher than 300° C. is required for the SOG film forming the first insulating layer 112. In such a case, in the active matrix substrate, the degree of freedom in material selection of the SOG film used to reduce the capacitance produced at each of the intersections of the scanning lines and the signal lines is lowered.
The present invention has been made in view of the foregoing, and it is an objective of the present invention to, in an active matrix substrate, improve the degree of freedom in material selection of a coating type insulating film used to reduce capacitance produced at each of intersections of scanning lines and signal lines.
In the present invention, in order to accomplish the foregoing objective, a coating type insulating layer is formed after a semiconductor layer is formed.
Specifically, an active matrix substrate of the present invention includes a plurality of scanning lines extending parallel to each other; a plurality of signal lines extending parallel to each other in a direction crossing the scanning lines; a plurality of thin film transistors each provided at each of intersections of the scanning lines and the signal lines, and each including a semiconductor layer and a source electrode and a drain electrode which are formed on the semiconductor layer in a layer in which the signal lines are formed; and a coating type insulating layer formed between each of the scanning lines and each of the signal lines. A plurality of openings are formed in the insulating layer such that each of the semiconductor layers is exposed, and at least part of a peripheral end of the opening of the insulating layer is positioned on an inner side relative to each of peripheral ends of the semiconductor layers.
According to the foregoing configuration, since at least part of the peripheral end of the opening formed in the coating type insulating layer formed between each of the scanning lines and each of the signal lines is positioned on the inner side relative to each of the peripheral ends of the semiconductor layers, the coating type insulating layer is formed after the semiconductor layers are formed by, e.g., CVD. Thus, a coating type insulating film from which the the coating type insulating layer is formed does not necessarily have, e.g., heat resistance to equal to or higher than 300° C. to withstand a CVD process. This allows a low heat resistance spin-on-glass material to be used as the coating type insulating film. Thus, in the active matrix substrate, the degree of freedom in material selection of the coating type insulating film used to reduce capacitance produced at each of the intersections of the scanning lines and the signal lines can be improved.
Each of the thin film transistors may include a gate electrode formed in a layer in which the scanning lines are formed, and the semiconductor layer and the gate electrode may be electrically insulated from each other by an gate insulating film.
According to the foregoing configuration, in each of the thin film transistors, the relatively-thick coating type insulating layer is not arranged between the semiconductor layer and the gate electrode, and the semiconductor layer and the gate electrode are electrically insulated from each other by the relatively-thin gate insulating film. Thus, the thin film transistor having low power consumption can be configured.
A plurality of gate insulating films may be formed parallel to each other so as to cover respective upper surfaces of the scanning lines.
According to the foregoing configuration, since the plurality of gate insulating films are formed parallel to each other so as to cover the respective upper surfaces of the scanning lines, patterning when the scanning lines are formed and patterning when the semiconductor layers are formed can be performed by a single photolithography step. Thus, the number of photo masks required for manufacturing of the active matrix substrate can be reduced.
At least one of side end parts of the gate insulating film may protrude beyond the scanning line.
According to the foregoing configuration, the gate insulating film is formed in an overhang shape such that at least one of the side end parts protrudes beyond the scanning line, and the coating type insulating layer is formed so as to cover the protruding part of the gate insulating film. Thus, e.g., disconnection of the signal line or occurrence of a short circuit between the scanning line and the signal line due to the overhung gate insulating film can be reduced.
An auxiliary capacitor line may be provided between adjacent ones of the scanning lines so as to extend along the scanning lines. A plurality of openings may be formed in the insulating layer so as to overlap with respective auxiliary capacitor lines. The auxiliary capacitor line and the drain electrode may be electrically insulated from each other by a gate insulating film.
According to the foregoing configuration, the relatively-thick coating type insulating layer is not arranged between the auxiliary capacitor line and the drain electrode together forming an auxiliary capacitor, and the auxiliary capacitor line and the drain electrode are electrically insulated from each other by the relatively-thin gate insulating film. Thus, the auxiliary capacitor having large capacitance can be configured.
The insulating layer may be made of an organic spin-on-glass material.
According to the foregoing configuration, the insulating layer is made of the organic spin-on-glass material. Thus, e.g., the organic spin-on-glass material having photosensitivity is exposed to light and is developed, thereby forming the insulating layer.
The semiconductor layer may be made of an oxide semiconductor.
According to the foregoing configuration, since the semiconductor layer is made of the oxide semiconductor, the thin film transistor having high mobility can be configured.
In a method for manufacturing an active matrix substrate including a plurality of scanning lines extending parallel to each other, a plurality of signal lines extending parallel to each other in a direction crossing the scanning lines, a plurality of thin film transistors each provided at each of intersections of the scanning lines and the signal lines, and each including a semiconductor layer and a source electrode and a drain electrode which are formed on the semiconductor layer in a layer in which the signal lines are formed, and a coating type insulating layer formed between each of the scanning lines and each of the signal lines, the method includes forming the scanning lines on an insulating substrate; after a gate insulating film is formed so as to cover the scanning lines, forming the semiconductor layers on the gate insulating film; after a spin-on-glass material is applied so as to cover the insulating substrate on which the semiconductor layers are formed and is baked, forming the insulating layer by patterning the spin-on-glass material such that each of the semiconductor layers is exposed; and forming the signal lines on the insulating layer and forming a source electrode and a drain electrode so as to face each other on each of the semiconductor layers.
According to the foregoing method, the semiconductor layers are, by, e.g., CVD, formed on the gate insulating film in the forming the semiconductor layers, and then the coating type insulating layer is formed in the forming the insulating layer so as to be arranged between each of the scanning lines formed in the forming the scanning lines and each of the signal lines formed in the forming the signal lines. Thus, the coating type insulating film from which the coating type insulating layer is formed does not necessarily have, e.g., the heat resistance to equal to or higher than 300° C. to withstand the CVD process. This allows the low heat resistance spin-on-glass material to be used as the coating type insulating film. Thus, in the active matrix substrate, the degree of freedom in material selection of the coating type insulating film used to reduce the capacitance produced at each of the intersections of the scanning lines and the signal lines can be improved. In addition, according to the foregoing method, a first photo mask is used in the forming the scanning lines. A second photo mask is used in the forming the semiconductor layers. A third photo mask is used in the forming the insulating layer. A fourth photo mask is used in the forming the signal lines. Although subsequent steps are omitted, a fifth photo mask is used in forming an interlayer insulating film, and a sixth photo mask is used in forming pixel electrodes as described in embodiments described later. Thus, the total of six photo masks are used to manufacture the active matrix substrate.
In a method for manufacturing an active matrix substrate including a plurality of scanning lines extending parallel to each other, a plurality of signal lines extending parallel to each other in a direction crossing each of the scanning lines, a plurality of thin film transistors each provided at each of intersections of the scanning lines and the signal lines, and each including a semiconductor layer and a source electrode and a drain electrode which are formed on the semiconductor layer in a layer in which the signal lines are formed, and a coating type insulating layer formed between each of the scanning lines and each of the signal lines, the method includes after a metal film, an inorganic insulating film, a semiconductor film, and a photosensitive resin film are stacked in this order on an insulating substrate, and a resist pattern is, by halftone exposure of the photosensitive resin film, formed on the semiconductor film corresponding to part of the metal film to be formed into the scanning lines and is formed so as to have a relatively-thick part corresponding to part of the semiconductor film to be formed into the semiconductor layer, forming a gate insulating film by etching part of the semiconductor film exposed through the resist pattern and part of the inorganic insulating film positioned below the semiconductor film; forming the semiconductor layers by reducing a thickness of the resist pattern to etch the part of the semiconductor film exposed through the resist pattern; forming the scanning lines by etching part of the metal film exposed through the gate insulating film; after a spin-on-glass material is applied so as to cover the insulating substrate on which the scanning lines are formed and is baked, forming an insulating layer by patterning the spin-on-glass material such that each of the semiconductor layers is exposed; and forming the signal lines on the insulating layer and forming a source electrode and a drain electrode so as to face each other on each of the semiconductor layers.
According to the foregoing method, the semiconductor layers are, by, e.g., CVD, formed in the forming the semiconductor layers on the gate insulating film formed in the forming the gate insulating film, and then the coating type insulating layer is formed in the forming the insulating layer so as to be arranged between each of the scanning lines formed in the forming the scanning lines and each of the signal lines formed in the forming the signal lines. Thus, the coating type insulating film from which the coating type insulating layer is formed does not necessarily have, e.g., the heat resistance to equal to or higher than 300° C. to withstand the CVD process. This allows the low heat resistance spin-on-glass material to be used as the coating type insulating film. Thus, in the active matrix substrate, the degree of freedom in material selection of the coating type insulating film used to reduce the capacitance produced at each of the intersections of the scanning lines and the signal lines can be improved. In addition, according to the foregoing method, a first photo mask enabling the halftone exposure is used in the forming the gate insulating film. A second photo mask is used in the forming the insulating layer. A third photo mask is used in the forming the signal lines. Although subsequent steps are omitted, a fourth photo mask is used in the forming the interlayer insulating film, and a fifth photo mask is used in the forming the pixel electrodes as described in embodiments described later. Thus, the total of five photo masks are used to manufacture the active matrix substrate, thereby reducing a manufacturing cost.
According to the present invention, the coating type insulating layer is formed after the semiconductor layers are formed. Thus, in the active matrix substrate, the degree of freedom in material selection of the coating type insulating film used to reduce the capacitance produced at each of the intersections of the scanning lines and the signal lines can be improved.
Embodiments of the present invention will be described below in detail with reference to drawings. Note that the present invention is not limited to each of the embodiments described below.
As illustrated in
As illustrated in
Each of the scanning lines 11a is drawn out to the terminal region T, and is connected to the gate-side TCP 41 as illustrated in
Each of the signal lines 16a is drawn out to the terminal region T. As illustrated in
As illustrated in
As illustrated in
As illustrated in
The liquid crystal layer is made of, e.g., a nematic liquid crystal material having electro-optical properties.
At each pixel of the liquid crystal display device 50 having the foregoing configuration, a scanning signal is transmitted from a gate driver (gate-side TCP 41) to the gate electrode (11a) of the TFT 5 through the scanning line 11a. When the TFT 5 is turned on, a display signal is transmitted from a source driver (source-side TCP 42) to the source electrode 16aa through the signal line 16a, and then a predetermined charge is written in the pixel electrode 19a through the semiconductor layer 4a and the drain electrode 16b. In such a state, in the liquid crystal display device 50, a potential difference is produced between each of the pixel electrodes 19a of the active matrix substrate 20a and the common electrode 23 of the counter substrate 30, and predetermined voltage is applied to the liquid crystal layer, i.e., a liquid crystal capacitor of each pixel and to the auxiliary capacitor 6 connected in parallel to the liquid crystal capacitor. At each pixel of the liquid crystal display device 50, an alignment state of the liquid crystal layer is changed depending on the magnitude of voltage to be applied to the liquid crystal layer to adjust a light transmittance of the liquid crystal layer, thereby displaying an image.
Next, a method for manufacturing the liquid crystal display device 50 of the present embodiment will be described as an example with reference to
<Manufacturing of Active Matrix Substrate>
First, e.g., a titanium film (thickness of about 50 nm), an aluminum film (thickness of about 200 nm), and a titanium film (thickness of about 150 nm) are, by sputtering, stacked in this order on the entirety of an insulating substrate 10a such as a glass substrate. Then, the multi-layer metal film is patterned by using photolithography. In such a manner, a scanning line 11a, an auxiliary capacitor lines 11b, and a lead line 11c each including a titanium layer Ga, an aluminum layer Gb, and a titanium layer Gc are formed as illustrated in
Subsequently, e.g., a gate insulating film 12 made of a silicon nitride film (thickness of about 400 nm and relative permittivity of about 7.0), an intrinsic amorphous silicon film (thickness of about 50-200 nm), and an n+ amorphous silicon film (thickness of about 40 nm) are, by CVD, stacked in this order on the entirety of the substrate on which the scanning line 11a, the auxiliary capacitor line 11b, and the lead line 11c are formed. Then, the multi-layer semiconductor film including the intrinsic amorphous silicon film and the n+ amorphous silicon film is patterned by using the photolithography, thereby forming intrinsic amorphous silicon layers 13a and 13b and n+ amorphous silicon layers 14a and 14b as illustrated in
Subsequently, e.g., an organic spin-on-glass (SOG) material (15s) containing polysiloxane or silicone resin as a main component is, by spin coating, applied to a thickness of about 1.5 μm to the entirety of the substrate on which the intrinsic amorphous silicon layers 13a and 13b and the n+ amorphous silicon layers 14a and 14b are formed. Then, the organic SOG material is pre-baked at 150° C. for about 5 minutes, and then is post-baked at 350° C. for about 1 hour. In such a manner, an organic SOG film 15s is formed. Subsequently, the organic SOG film 15s is patterned by using the photolithography, thereby forming an insulating layer 15 having openings 15a, 15b, and 15c and having relative permittivity of about 2.5 as illustrated in
Subsequently, e.g., an aluminum film (thickness of about 200 nm) and a titanium film (thickness of about 100 nm) are, by the sputtering, stacked in this order on the entirety of the substrate on which the insulating layer 15 is formed. Then, the multi-layer metal film is patterned by using the photolithography. In such a manner, as illustrated in
Subsequently, e.g., a silicon nitride film (thickness of about 150-700 nm) is, by CVD, stacked on the entirety of the substrate on which the TFT 5 and the auxiliary capacitor 6 are formed, thereby forming an inorganic insulating film 17 as illustrated in
Subsequently, e.g., a photosensitive organic insulating film is, by the spin coating, applied to a thickness of about 1.0-3.0 μm on the entirety of the substrate on which the inorganic insulating film 17 is formed. Then, the applied film is exposed to light and is developed, thereby forming an organic insulating layer 18 having contact holes 18a and 18b as illustrated in
Subsequently, part of the inorganic insulating film 17 exposed through the organic insulating layer 18 is removed by the dry etching, thereby forming an inorganic insulating layer 17a as illustrated in
Finally, e.g., a transparent conductive film such as an indium tin oxide (ITO) film (thickness of about 100 nm) is, by the sputtering, stacked on the entirety of the substrate on which the inorganic insulating layer 17a is formed. Then, the transparent conductive film is patterned by using the photolithography, thereby forming a pixel electrode 19a and a transparent conductive layer 19b as illustrated in
In the foregoing manner, the active matrix substrate 20a can be manufactured.
<Manufacturing of Counter Substrate>
First, e.g., photosensitive resin colored black is, by the spin coating, applied to the entirety of an insulating substrate 10b such as a glass substrate, and then the applied resin is exposed to light and is developed. In such a manner, as illustrated in
Subsequently, e.g., photosensitive resin colored red, green, or blue is, by the spin coating, applied to the entirety of the substrate on which the back matrix 21 is formed, and then the applied resin is exposed to light and is developed. In such a manner, as illustrated in
Subsequently, e.g., a transparent conductive film such as an ITO film is, by the sputtering, stacked on the entirety of the substrate on which the colored layers 22 having the foregoing colors are formed, thereby forming a common electrode 23 to a thickness of about 50-200 nm as illustrated in
Finally, photosensitive resin is, by the spin coating, applied to the entirety of the substrate on which the common electrode 23 is formed, and then the applied resin is exposed to light and is developed. In such a manner, as illustrated in
In the foregoing manner, the counter substrate 30 can be manufactured.
<Injection of Liquid Crystal>
First, a polyimide resin film is, by printing, applied to each of surfaces of the active matrix substrate 20a manufactured in the manufacturing of the active matrix substrate and the counter substrate 30 manufactured in the manufacturing of the counter substrate. Then, the applied resin film is baked and is rubbed, thereby forming an alignment film.
Subsequently, e.g., a sealing material containing thermal-ultraviolet (UV) curable resin etc. is printed in a frame shape on the surface of the counter substrate 30 on which the alignment film is formed. Then, a liquid crystal material is dropped onto a region of the counter substrate 30 on an inner side relative to the sealing material.
The counter substrate 30 onto which the liquid crystal material is dropped and the active matrix substrate 20a on which the alignment film is formed are bonded together under reduced pressure. Then, the bonded body of the counter substrate 30 and the active matrix substrate 20a is exposed to atmospheric pressure, thereby applying pressure to front and back surfaces of the bonded body.
The sealing material sandwiched between the counter substrate 30 and the active matrix substrate 20a of the bonded body is irradiated with UV light, and then is cured by heating the bonded body.
Finally, the bonded body, the sealing material of which is cured, is cut by, e.g., dicing. After an unnecessary part of the bonded body is removed, e.g., gate-side TCPs 41 and source-side TCPs 42 are mounted on a terminal region T of the active matrix substrate 20a.
In the foregoing manner, the liquid crystal display device 50 of the present embodiment can be manufactured.
As described above, according to the active matrix substrate 20a of the present embodiment and the method for manufacturing the active matrix substrate 20a of the present embodiment, the semiconductor layer including the intrinsic amorphous silicon layer 13a and the n+ amorphous silicon layer 14a is, by CVD, formed on the gate insulating film 12 in the formation of the semiconductor layer, and then the coating type insulating layer 15 is formed in the formation of the insulating layer so as to be arranged between the scanning line 11a formed in the formation of the scanning line and the signal line 16a formed in the formation of the signal line. Thus, the coating type organic SOG film 15s from which the coating type insulating layer 15 is formed does not necessarily have, e.g., heat resistance to equal to or higher than 300° C. to withstand a CVD process. This allows the low heat resistance organic SOG material to be used as the coating type insulating film. Thus, in the active matrix substrate 20a, the degree of freedom in material selection of the coating type insulating film used to reduce capacitance produced at each of the intersections of the scanning lines 11a and the signal lines 16a can be improved.
According to the active matrix substrate 20a of the present embodiment, in each of the TFTs 5, the relatively-thick coating type insulating layer 15 is not arranged between the semiconductor layer 4a and the gate electrode (11a) due to the opening 15a, and the semiconductor layer 4a and the gate electrode (11a) are electrically insulated from each other by the relatively-thin gate insulating film 12. Thus, the TFT 5 having low power consumption can be configured.
According to the active matrix substrate 20a of the present embodiment, the relatively-thick coating type insulating layer 15 is not arranged between the auxiliary capacitor line 11b and the drain electrode 16b together forming the auxiliary capacitor 6 due to the opening 15b, and the auxiliary capacitor line 11b and the drain electrode 16b are electrically insulated from each other by the relatively-thin gate insulating film 12. Thus, the auxiliary capacitor 6 having large capacitance can be configured.
According to the method for manufacturing the active matrix substrate 20a of the present embodiment, since a surface of the gate electrode (11a) is covered with the gate insulating film 12 when the coating type organic SOG film 15s is baked, the gate electrode (11a) is protected from heat in baking atmosphere or corrosive gas (e.g., oxygen), and a material (e.g., aluminum, copper, or an alloy thereof) which is likely to be oxidized can be used for the gate electrode (11a).
Although the method by which the active matrix substrate is manufactured by using the total of six photo masks has been described as an example in the first embodiment, the method by which an active matrix substrate is manufactured by using the total of five photo masks will be described as an example in the present embodiment.
The active matrix substrate 20b is substantially the same as the active matrix substrate 20a of the first embodiment, except that the gate insulating film 12 of the first embodiment is patterned into gate insulating films 12a, 12b, and 12c as illustrated in
As illustrated in
Next, the method for manufacturing the active matrix substrate 20b of the present embodiment will be described as an example with reference to
First, as illustrated in
Subsequently, e.g., a resist material is, by spin coating, applied to a thickness of about 2 μm to the entirety of the substrate on which the n+ amorphous silicon film 14 is formed, thereby forming a photosensitive resin film R. Then, the photosensitive resin film R is exposed to light and is developed by using a photo mask enabling halftone exposure. In such a manner, as illustrated in
Part of the n+ amorphous silicon film 14 exposed through the resist pattern Ra, and part of the intrinsic amorphous silicon film 13 and the gate insulating film 12 which are positioned below the n+ amorphous silicon film 14 are removed by, e.g, dry etching. In such a manner, as illustrated in
The thickness of the resist pattern Ra is reduced by ashing using oxygen gas plasma in a chamber of a dry etching device, thereby forming the resist pattern Ra into a resist pattern Rb. Then, part of the n+ amorphous silicon layers 14a and 14b exposed through the resist pattern Rb, and part of the intrinsic amorphous silicon layers 13a and 13b positioned below the n+ amorphous silicon layers 14a and 14b are etched, thereby forming intrinsic amorphous silicon layers 13ab and 13bb and n+ amorphous silicon layers 14ab and 14bb as illustrated in
Subsequently, part of the multi-layer metal film 11 exposed through the gate insulating films 12a, 12b, and 12c is removed by wet etching, thereby forming a scanning line 11a, an auxiliary capacitor line 11b, and a lead line 11c as illustrated in
Subsequently, e.g., an organic spin-on-glass (SOG) material (15s) containing polysiloxane and silicone resin as main components is, by the spin coating, applied to a thickness of about 1.5 μm to the entirety of the substrate on which the scanning line 11a, the auxiliary capacitor line 11b, and the lead line 11c are formed. Then, the organic SOG material is pre-baked at 150° C. for about 5 minutes, and then is post-baked at 350° C. for about 1 hour. In such a manner, an organic SOG film 15s is formed. Subsequently, the organic SOG film 15s is patterned by using photolithography, thereby forming an insulating layer 15 having openings 15a, 15b, and 15c and having relative permittivity of about 2.5 as illustrated in
Subsequently, e.g., an aluminum film (thickness of about 200 nm) and a titanium film (thickness of about 100 nm) are, by the sputtering, stacked in this order on the entirety of the substrate on which the insulating layer 15 is formed. Then, the multi-layer metal film is patterned by using the photolithography. In such a manner, as illustrated in
Subsequently, e.g., a silicon nitride film (thickness of about 150-700 nm) is, by CVD, stacked on the entirety of the substrate on which the TFT 5 and the auxiliary capacitor 6 are formed, thereby forming an inorganic insulating film 17 as illustrated in
Subsequently, e.g., a photosensitive organic insulating film is, by the spin coating, applied to a thickness of about 1.0-3.0 μm to the entirety of the substrate on which the inorganic insulating film 17 is formed. Then, the applied film is exposed to light and is developed, thereby forming an organic insulating layer 18 having contact holes 18a and 18b as illustrated in
Subsequently, part of the inorganic insulating film 17 exposed through the organic insulating layer 18 is removed by the dry etching, thereby forming an inorganic insulating layer 17a as illustrated in
Finally, e.g., a transparent conductive film such as an ITO film (thickness of about 100 nm) is, by the sputtering, stacked on the entirety of the substrate on which the inorganic insulating layer 17a is formed. Then, the transparent conductive film is patterned by using the photolithography, thereby forming a pixel electrode 19a and a transparent conductive layer 19b as illustrated in
In the foregoing manner, the active matrix substrate 20b can be manufactured.
As described above, according to the active matrix substrate 20b of the present embodiment and the method for manufacturing the active matrix substrate 20b of the present embodiment, the semiconductor layer including the intrinsic amorphous silicon layer 13a and the n+ amorphous silicon layer 14a is, by CVD, formed in the formation of the semiconductor layer on the gate insulating film 12a formed in the formation of the gate insulating film, and then the coating type insulating layer 15 is formed in the formation of the insulating film so as to be arranged between the scanning line 11a formed in the formation of the scanning line and the signal line 16a formed in the formation of the signal line. Thus, the coating type organic SOG film 15s from which the coating type insulating layer 15 is formed does not necessarily have, e.g., heat resistance to equal to or higher than 300° C. to withstand a CVD process. This allows the low heat resistance organic SOG material to be used as the coating type insulating film. Thus, in the active matrix substrate 20b, the degree of freedom in material selection of the coating type insulating film used to reduce capacitance produced at each of intersections of the scanning lines 11a and the signal lines 16a can be improved. According to the method for manufacturing the active matrix substrate 20b of the present embodiment, the first photo mask enabling the halftone exposure is used in the formation of the gate insulating film. The second photo mask is used in the formation of the insulating layer. The third photo mask is used in the formation of the signal line. The fourth photo mask is used in the formation of the interlayer insulating film. The fifth photo mask is used in the formation of the pixel electrode. Thus, since the total of five photo masks are used for the manufacturing of the active matrix substrate, a manufacturing cost can be reduced as compared to the method for manufacturing the active matrix substrate of the first embodiment.
In addition, according to the active matrix substrate 20b of the present embodiment, the gate insulating film 12a is formed in an overhang shape so as to protrude beyond the scanning line 11a, and the coating type insulating layer 15 is formed so as to cover the protruding part of the gate insulating film 12a. Thus, e.g., disconnection of the signal line 16a or occurrence of a short circuit between the scanning line 11a and the signal line 16a due to the overhung gate insulating film 12a can be reduced.
In each of the foregoing embodiments, the active matrix substrate in which the color filter is provided on the counter substrate has been described as an example. However, in the present embodiment, an active matrix substrate having a so-called “color-filter-on-array structure” in which a color filter is provided on the active matrix substrate will be described as an example.
As illustrated in
Next, a method for manufacturing the active matrix substrate 20c of the present embodiment will be described as an example with reference to
First, the formation of the signal line in the manufacturing of the active matrix substrate of the first embodiment is performed. Then, e.g., photosensitive resin colored black is, by spin coating, applied to the entirety of a substrate on which a TFT 5, an auxiliary capacitor 6, and an inorganic insulating film 17 are formed, and then the applied resin is exposed to light and is developed. In such a manner, as illustrated in
Subsequently, e.g., photosensitive resin colored red, green, or blue is, by the spin coating, applied to the entirety of the substrate on which the back matrix 7a is formed, and then the applied resin is exposed to light and is developed. In such a manner, as illustrated in
Subsequently, e.g., an inorganic insulating film such as a silicon nitride film (thickness of about 150-700 nm) is, by CVD or sputtering, stacked on the entirety of the substrate on which the colored layers 7b having the forgoing colors are formed. Then, as illustrated in
Subsequently, e.g., a transparent conductive film such as an ITO film (thickness of about 100 nm) is, by the sputtering, stacked on the entirety of the substrate on which the inorganic insulating layer 8 is formed. Then, the transparent conductive film is patterned by using the photolithography, thereby forming a pixel electrode 19a and a transparent conductive layer 19b as illustrated in
Finally, photosensitive resin is, by the spin coating, applied to the entirety of the substrate on which the pixel electrode 19a and the transparent conductive layer 19b are formed, and then the applied resin is exposed to light and is developed. As illustrated in
In the foregoing manner, the active matrix substrate 20c can be manufactured.
Note that, e.g., a transparent conductive film such as an ITO film is, by the sputtering, formed to a thickness of about 50-200 nm on the entirety of an insulating substrate such as a glass substrate, thereby manufacturing an counter substrate arranged so as to face the active matrix substrate 20c.
As described above, according to the active matrix substrate 20c of the present embodiment and the method for manufacturing the active matrix substrate 20c of the present embodiment, since a coating type insulating layer 15 is, as in each of the foregoing embodiments, formed after a semiconductor layer including an intrinsic amorphous silicon layer 13a and an n+ amorphous silicon layer 14a is formed, the degree of freedom in material selection of a coating type insulating film used to reduce capacitance produced at each of intersections of scanning lines 11a and signal lines 16a can be improved in the active matrix substrate 20c.
In the present embodiment, the color-filter-on-array structure is employed for the active matrix substrate 20a of the first embodiment, but may be employed for the active matrix substrate 20b of the second embodiment.
In each of the foregoing embodiments, the active matrix substrate in which the organic material layer such as the organic insulating layer 18 or the colored layer 7 is formed below the pixel electrode has been described as an example. However, in the present embodiment, an active matrix substrate in which an organic material layer is not arranged below a pixel electrode will be described as an example.
As illustrated in
Next, the method for manufacturing the active matrix substrate 20d of the present embodiment will be described as an example with reference to
First, the formation of the insulating layer in the manufacturing of the active matrix substrate of the first embodiment is performed. Then, e.g., an aluminum film (thickness of about 200 nm) and a titanium film (thickness of about 100 nm) are, by sputtering, stacked in this order on the entirety of a substrate on which an insulating layer 15 is formed. Then, the multi-layer metal film is patterned by using photolithography. In such a manner, as illustrated in
Subsequently, e.g., a silicon nitride film (thickness of about 150-700 nm) is, by CVD, stacked on the entirety of the substrate on which the TFT 5 is formed, thereby forming an inorganic insulating film 17 as illustrated in
Subsequently, the inorganic insulating film 17 is patterned by the photolithography and the dry etching, thereby forming an inorganic insulating layer 17b.
Finally, e.g., a transparent conductive film such as an ITO film (thickness of about 100 nm) is, by the sputtering, stacked on the entirety of the substrate on which the inorganic insulating layer 17b is formed. Then, the transparent conductive film is patterned by using the photolithography, thereby forming a pixel electrode 19c and a transparent conductive layer 19b to form an auxiliary capacitor 6 as illustrated in
In the foregoing manner, the active matrix substrate 20d can be manufactured.
As described above, according to the active matrix substrate 20d of the present embodiment and the method for manufacturing the active matrix substrate 20d of the present embodiment, since the coating type insulating layer 15 is, as in each of the foregoing embodiments, formed after the semiconductor layer including the intrinsic amorphous silicon layer 13a and the n+ amorphous silicon layer 14a is formed, the degree of freedom in material selection of a coating type insulating film used to reduce capacitance produced at each of intersections of scanning lines 11a and the signal lines 16a can be improved in the active matrix substrate 20d.
In the present embodiment, the variation in which the structure in which the inorganic insulating layer is positioned below the pixel electrode is employed for the active matrix substrate 20a of the first embodiment has been described as an example. However, the structure in which the inorganic insulating layer is positioned below the pixel electrode may be employed for the active matrix substrate 20b of the second embodiment.
In each of the foregoing embodiments, it has been described as an example that an edge pattern in which at least part of the peripheral end of the opening 15a of the insulating layer 15 is, at each pixel, positioned on an inner side relative to the peripheral end of the semiconductor layer 4a indicates the manufacturing method by which the coating type insulating layer is formed after the semiconductor layer is formed. In the present invention, even if an edge pattern in which a peripheral end of an opening of an insulating layer is positioned on an outer side relative to a peripheral end of a semiconductor layer is employed, e.g., a multi-layer structure of the semiconductor layer and the insulating layer provided outside a display region as a dummy indicates the manufacturing method by which the coating type insulating layer is formed after the semiconductor layer is formed.
In each of the foregoing embodiments, the multi-layer titanium-aluminum-titanium structure has been described as the scanning line 11a. However, a middle metal layer may be a copper layer or an aluminum alloy layer, and upper and lower layers may be molybdenum layers or molybdenum-titanium alloy layers.
In each of the foregoing embodiments, the multi-layer aluminum-titanium structure has been described as the signal line 16a. However, an upper metal layer may be a copper layer or an aluminum alloy layer, and a lower layer may be a molybdenum layer or a molybdenum-titanium alloy layer.
In each of the foregoing embodiments, the active matrix substrate using the amorphous silicon semiconductor layer has been described as an example. However, the present invention may be employed for an active matrix substrate using an oxide semiconductor layer such as a ZnO semiconductor layer or an In—Ga—Zn—O (IGZO) semiconductor layer.
In each of the foregoing embodiments, the liquid crystal display device including the active matrix substrate has been described as an example of the display device. However, the present invention may be employed for other display devices such as organic electro luminescence (EL) display devices, inorganic EL display devices, and electrophoretic display devices.
In each of the foregoing embodiments, the active matrix substrate in which the electrode of the TFT connected to the pixel electrode is called the “drain electrode” has been described as an example. However, the present invention may be employed for an active matrix substrate in which an electrode of a TFT connected to a pixel electrode is called a “source electrode.”
As described above, in the present invention, the degree of freedom in material selection of the coating type insulating film used to reduce the capacitance produced at each of the intersections of the scanning lines and the signal lines can be improved. Thus, the present invention is useful for an active matrix substrate used for, e.g., a large-screen liquid crystal television displaying a high-definition image at a high frame rate.
Nakamura, Wataru, Katsui, Hiromitsu
Patent | Priority | Assignee | Title |
11495626, | Apr 04 2013 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing semiconductor device |
Patent | Priority | Assignee | Title |
6831318, | Jul 07 1999 | TOSHIBA MATSUSHITA DISPLAY TECHNOLOGY CO , LTD | Thin film transistor array |
7864281, | Aug 24 2004 | Merck Patent GmbH | Active matrix substrate and display unit provided with it |
8236635, | Oct 24 2008 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing semiconductor device |
20070268438, | |||
20080061295, | |||
20090212296, | |||
20110057192, | |||
JP2004165221, | |||
JP2006215086, | |||
JP2007189120, | |||
JP2007225860, | |||
JP2008070876, | |||
JP2009231828, | |||
WO2006022259, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 07 2010 | Sharp Kabushiki Kaisha | (assignment on the face of the patent) | / | |||
May 24 2012 | KATSUI, HIROMITSU | Sharp Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028367 | /0108 | |
May 24 2012 | NAKAMURA, WATARU | Sharp Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028367 | /0108 |
Date | Maintenance Fee Events |
Oct 29 2014 | ASPN: Payor Number Assigned. |
Oct 19 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 10 2022 | REM: Maintenance Fee Reminder Mailed. |
Jun 27 2022 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
May 20 2017 | 4 years fee payment window open |
Nov 20 2017 | 6 months grace period start (w surcharge) |
May 20 2018 | patent expiry (for year 4) |
May 20 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 20 2021 | 8 years fee payment window open |
Nov 20 2021 | 6 months grace period start (w surcharge) |
May 20 2022 | patent expiry (for year 8) |
May 20 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 20 2025 | 12 years fee payment window open |
Nov 20 2025 | 6 months grace period start (w surcharge) |
May 20 2026 | patent expiry (for year 12) |
May 20 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |