An electronic apparatus is provided with an arrangement of discrete circuit elements designed to reduce power consumption. Such an arrangement comprises a memory; a memory controller to generate a control signal which controls the memory according to a predetermined operating clock; and a transmission line disposed between the memory controller and the memory to allow the control signal to be transmitted to the memory, wherein the timing of the control signal is controlled by a change of the operating clock.
|
7. An electronic apparatus comprising:
a device; and
a device controller connected directly to the device, via a signal transmission line, to generate a control signal for controlling operations of the device,
wherein a waveform of the control signal transmitted from the device controller to the device includes an overshoot portion and an undershoot portion due to the omission of the terminating resistor; and
wherein the length of the signal transmission line connecting the memory controller to the memory is selected such that a voltage level of the waveform of the control signal including the overshoot portion, transmitted from the device controller to the device, does not exceed a predetermined upper voltage level,
wherein no terminating voltage, or terminating resistor connected thereto, is applied to the transmission line disposed between the device controller and the device, and
wherein the device controller shortens a duty cycle of the control signal to prevent a timing of the control signal from being slower due to the omission of the terminating voltage.
1. An electronic apparatus, comprising:
a Double data rate (DDR) memory;
a memory controller to generate a control signal for controlling operations of the DDR memory; and
a transmission line arranged so as to transmit the control signal from the memory controller to the memory;
wherein a waveform of the control signal transmitted from the memory controller to the DDR memory includes an overshoot portion and an undershoot portion due to the omission of the terminating resistor,
wherein a portion of the transmission line disposed between the memory controller and the DDR memory has a predetermined length which is selected such that a waveform level of the waveform of the control signal including the overshoot portion, transmitted from the memory controller to the DDR memory, does not exceed a predefined upper voltage level,
wherein no terminating voltage, or terminating resister connected thereto, is applied to the portion of the transmission line disposed between the memory controller and the DDR memory, and
wherein the memory controller shortens a duty cycle of the control signal to prevent a timing of the control signal from being slower due to the omission of the terminating voltage.
6. An electronic apparatus, comprising:
a Double data rate (DDR) memory;
a memory controller to generate a control signal for controlling operations of the DDR memory;
a transmission line arranged so as to allow the control signal to be transmitted to the memory; and
a resistor connected in series between the memory controller and the DDR memory to match impedance and to prevent any signal overshoot and/or undershoot distorting the control signal,
wherein a waveform of the control signal transmitted from the memory controller to the DDR memory includes an overshoot portion and an undershoot portion due to the omission of the terminating resistor,
wherein a portion of the transmission line connecting the memory controller to the memory has a predetermined length designed to minimize the effect of reflections of the control signal transmitted from the memory controller to the memory,
wherein no terminating voltage, or terminating resistor connected thereto, is applied to the portion of the transmission line disposed between the memory controller and the DDR memory, and
wherein the memory controller shortens a duty cycle of the control signal to prevent a timing of the control signal from being slower due to the omission of the terminating voltage.
5. An electronic apparatus, comprising:
a Double data rate (DDR) memory;
a memory controller to generate a control signal for controlling operations of the DDR memory;
a transmission line arranged so as to allow the control signal to be transmitted to the memory; and
a resistor connected in series between the memory controller and the DDR memory to match impedance and to prevent reflections, including any signal overshoot and/or undershoot distorting the control signal,
wherein a waveform of the control signal transmitted from the memory controller to the DDR memory includes an overshoot portion and an undershoot portion due to the omission of the terminating resistor, and
wherein a portion of the transmission line disposed between the memory controller and the DDR memory has a predetermined length which is selected such that a waveform level of the waveform of the control signal including the overshoot portion, transmitted from the memory controller to the DDR memory, does not exceed a predefined upper voltage level,
wherein no terminating voltage, or terminating resister connected thereto, is applied to the portion of the transmission line disposed between the memory controller and the DDR memory, and
wherein the memory controller shortens a duty cycle of the control signal to prevent a timing of the control signal from being slower due to the omission of the terminating voltage.
2. The electronic apparatus according to
4. The electronic apparatus of
|
This application claims all benefits accruing under 35 U.S.C. §119 from Korean Patent Application No. 2005-2582 filed on Jan. 11, 2005 in the Korean Intellectual Property Office, the disclosure of which is incorporated by reference herein.
1. Field of the Invention
The present invention relates to an electronic apparatus, and more particularly, to an electronic apparatus that reduces power consumption.
2. Related Art
Electronic apparatuses, such as mobile personal computers (PCs) or other mobile devices, typically incorporate some form of power saving and power management techniques to reduce power consumption, particularly, from a battery in order to maximum available battery usage time.
One example of such power saving and power management techniques is to reduce signal voltages for signal transmission. However, as signal voltages have been lowered in electronic apparatuses, their respective circuits have suffered from signal reflections generated by impedance mismatches. Such reflections change signal waveforms, and cause overshoot or undershoot, thereby distorting signals. As a result, many electronic apparatuses employ a predetermined resistor (hereinafter, referred as a “terminating resistor”) in a signal transmission line to match the impedance of the respective circuits and prevent reflections. In addition, a memory of these electronic apparatuses is supplied with a predetermined voltage (hereinafter, referred as a “terminating voltage”). The terminating voltage together with the terminating resistor can raise the memory signal level and improve the memory processing speed.
As shown in
A terminal of the transmission line 30 is connected to a terminating resistor 40 to match the impedance, and a terminating voltage 50 to raise the signal level.
Specifically, the control signal transmitted between the memory 10 and the memory controller 20 has a level between 0V and 1.8V, and raises the signal level as much as the terminating voltage 50. For example, if the terminating voltage 50 is 0.9V, the signal level of the control signal is changed to 0.9V-1.8V, from 0V-1.8V (i.e., the lowest value thereof is raised).
If the signal level rises as described in connection with
However, the terminating voltage 50 is only used to raise the signal level of the control signal. Accordingly, an electronic apparatus continuously consumes power due to the terminating voltage 50 even when such an electronic apparatus is in a standby mode, not performing any operation. As a result, electronic apparatuses such as notebook PCs, which employ a battery as a power source, consume more power, thereby decreasing usage time of the battery.
Thus, a new technique is required to reduce power consumption in such an electronic apparatus due to the terminating voltage 50.
Korean Patent First Publication No. 2002-0013388 discloses a directional combination type data transmission system which uses a traveling wave and a reflection wave generating total reflection by making a terminal of a main data transmission line between a DRAM memory and a memory controller an open terminal or a short terminal. Such an arrangement can narrow the intervals between DRAM memory banks, which allow individual memory banks to be installed more densely in the memory pack, and reduce the data writing latency time. However, Korean Patent First Publication No. 2002-0013388 does not disclose any method for reducing the increased power consumption caused by the voltage used for raising the signal level of the control signal.
Various aspects and example embodiments of the present invention advantageously provide an electronic apparatus which reduces power consumption due to a terminating voltage used to raise a signal level of a control signal transmitted between a memory controller and a memory and to increase usage time of a battery.
Additional aspects and/or advantages of the invention will be set forth in part in the description which follows and, in part, will be obvious from the description, or may be learned by practice of the invention.
According to an aspect of the present invention, there is provided an electronic apparatus, comprising a memory; a memory controller to generate a control signal which controls operations of the memory according to a predetermined operating clock; and a transmission line disposed between the memory controller and the memory for transmitting the control signal to be transmitted from the memory controller to the memory, wherein a timing of the control signal is controlled by a change of the operating clock.
Such an electronic apparatus further comprises a resistor, which is connected in series between the memory controller and the memory to match impedance and to eliminate any signal overshoot and/or undershoot.
According to another aspect of the present invention, there is provided an electronic apparatus, comprising a memory; a memory controller to generate a control signal which controls operations of the memory according to a predetermined operating clock; and a transmission line disposed between the memory controller and the memory to allow the control signal to be transmitted from the memory controller to the memory, wherein a timing of the control signal is controlled by the length of the control signal.
Such an electronic apparatus further comprises a resistor, which is connected in series between the memory controller and the memory to match impedance and to eliminate any signal overshoot and/or undershoot.
In accordance with yet another aspect of the present invention, an electronic apparatus comprises a device; and a device controller connected directly to the device, via a signal transmission line, to generate a control signal for controlling operations of the device according to an operating clock, wherein the signal transmission line is driven by the device controller without an independent terminating voltage, to transmit the control signal from the device controller to the device, and a timing of the control signal is controlled by one of a speed of the operating clock and a length of the control signal.
The length of the signal transmission line connecting the memory controller to the memory can be selected to minimize the effect of reflections of the control signal transmitted from the memory controller to the memory.
The timing of the control signal represents the time to transmit the control signal from the memory controller to the memory. The speed of the operating clock is proportional to the timing of the control signal, and can be increased to compensate for any slower timing of the control signal to prevent signal reflections. Similarly, the timing of the control signal is proportional to the speed of the operating clock, and the length (duty cycle) of the control signal can be shortened to compensate for any slower timing of the control signal to prevent signal reflections.
In addition to the example embodiments and aspects as described above, further aspects and embodiments of the present invention will be apparent by reference to the drawings and by study of the following descriptions.
A better understanding of the present invention will become apparent from the following detailed description of example embodiments and the claims when read in connection with the accompanying drawings, all forming a part of the disclosure of this invention. While the following written and illustrated disclosure focuses on disclosing example embodiments of the invention, it should be clearly understood that the same is by way of illustration and example only and that the invention is not limited thereto. The spirit and scope of the present invention are limited only by the terms of the appended claims. The following represents brief descriptions of the drawings, wherein:
Advantages and features of the present invention and methods of accomplishing the same may be understood more readily by reference to the following detailed description of preferred embodiments and the accompanying drawings. The present invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete and will fully convey the concept of the invention to those skilled in the art, and the present invention will only be defined by the appended claims. Like reference numerals refer to like elements throughout the specification.
As shown
The electronic apparatus according to the embodiment of the present invention may comprise the respective elements in a hardware manner or selectively. As an example of the present invention, the memory 110 connected to the CPU 150 can be a double data rate 2 SDRAM (DDR2-SDRAM) which offers greater bandwidth and density in a smaller memory package along with a reduction in power consumption as well as higher clock rate and data rate operations; however, the present invention is not limited thereto. For example, the memory 110 can also be provided as a cache memory, ROM, PROM, EPROM, EEPROM, SRAM or DRAM.
As shown in
As shown in
That is, in the first embodiment of the present invention, as shown in
The control signal generated by the memory controller 120 is generated according to a predetermined operating clock. Thus, if the terminating voltage is omitted and the timing of the control signal becomes slower, the control signal may not be transmitted to the memory 110 properly. As a result, an operating clock may be increased as much as the slower timing of the control signal, and/or the length of the control signal may be shortened to prevent the signal from being distorted.
Specifically, the timing of the control signal refers to the time required to transmit the control signal generated by the memory controller 120 to the memory 110. If the terminating voltage is provided as shown in
If the terminating voltage is omitted from the memory and memory controller arrangement as shown
As shown in
As shown in
According to the electronic apparatus of the present invention, a terminating voltage, which raises the signal level of a control signal generated by a memory controller, is omitted, thereby reducing the electronic apparatus's power consumption and thus increasing the usage time of its battery.
Although the preferred embodiment of the present invention has been described, it will be understood by those skilled in the art that the present invention should not be limited to the described preferred embodiment, but various changes and modifications can be made within the spirit and scope of the present invention. For example, components of an electronic apparatus, as shown in
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5057783, | Feb 16 1990 | Beckman Industrial Corporation | Automatic impedance matching |
5315164, | May 26 1993 | Nec America, Inc. | Adaptive clock duty cycle controller |
5635761, | Dec 14 1994 | International Business Machines, Inc. | Internal resistor termination in multi-chip module environments |
6046653, | Dec 12 1997 | Fujitsu Limited | Printed circuit board unit with a wiring line providing termination resistance |
6125419, | Jun 13 1996 | Hitachi Maxell, Ltd | Bus system, printed circuit board, signal transmission line, series circuit and memory module |
6140885, | Feb 23 1999 | International Business Machines Corporation | On-chip automatic system for impedance matching in very high speed input-output chip interfacing |
6665736, | Apr 13 2000 | ALI CORPORATION | Computer motherboard for supporting various memories |
6762620, | May 24 2002 | Samsung Electronics Co., Ltd. | Circuit and method for controlling on-die signal termination |
6836144, | Dec 10 2001 | Altera Corporation | Programmable series on-chip termination impedance and impedance matching |
6998870, | Jul 31 2002 | GLOBALFOUNDRIES Inc | Method and apparatus for impedance matching in systems configured for multiple processors |
7007175, | Apr 02 2001 | VIA Technologies, Inc. | Motherboard with reduced power consumption |
7038486, | Jul 15 2003 | Renesas Electronics Corporation | Semiconductor integrated circuit device |
7051129, | Oct 19 1999 | Rambus Inc. | Memory device having programmable drive strength setting |
7239170, | Jul 08 2003 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Apparatus and methods for improved input/output cells |
7257725, | May 18 2000 | Rambus Inc | Memory system |
7299330, | Jul 27 1998 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | High bandwidth memory interface |
20020156959, | |||
20030043624, | |||
20030235107, | |||
20040145963, | |||
CN1403928, | |||
CN1467596, | |||
JP200282744, | |||
JP2003271269, | |||
JP2003271538, | |||
KR200213388, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 27 2005 | LEE, JUNE-BUM | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017391 | /0663 | |
Dec 28 2005 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Dec 03 2014 | ASPN: Payor Number Assigned. |
Oct 17 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 11 2021 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
May 20 2017 | 4 years fee payment window open |
Nov 20 2017 | 6 months grace period start (w surcharge) |
May 20 2018 | patent expiry (for year 4) |
May 20 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 20 2021 | 8 years fee payment window open |
Nov 20 2021 | 6 months grace period start (w surcharge) |
May 20 2022 | patent expiry (for year 8) |
May 20 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 20 2025 | 12 years fee payment window open |
Nov 20 2025 | 6 months grace period start (w surcharge) |
May 20 2026 | patent expiry (for year 12) |
May 20 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |