In a packet-based (e.g., Ethernet) network, such as the network of central offices and base stations of a wireless telephone system, a node receives one or more incoming packet-based signals from one or more other nodes of the network and recovers a clock signal from each incoming packet-based signal. The node selects one of the recovered clock signals as the node's reference clock signal. When the node is part of a base station, the node uses the selected clock to generate and transmit one or more outgoing packet-based signals to one or more central offices. The node also uses the selected clock to generate the base station's wireless transmissions. In one implementation, the base stations and central offices are connected by Ethernet facilities.
|
17. A node (e.g., 405) for a packet-based network, the node comprising:
at least one receiver configured to receive an incoming packet-based signal from a first node (e.g., 403) of the network;
a clock selector (e.g., 435) configured to (i) receive one or more derived clock signals (e.g., 456) from one or more other nodes (e.g., 404) of the network different from the first node and (ii) select one of the one or more derived clock signals as a selected reference clock signal (e.g., 447);
a timing engine configured to filter out phase noise from the selected reference clock signal to generate a node clock signal; and
one or more transmitters, each transmitter configured to generate and transmit an outgoing packet-based signal to an other node of the network based on the node clock signal.
25. A regeneration node for a packet-based network, the regeneration node comprising:
a receiver configured to receive an incoming packet-based signal from an other node of the network and apply line timing to recover a line-timed clock signal from the incoming packet-based signal, wherein the incoming packet-based signal is received over an incoming facility having an input timing domain with timed transitions even when no packet data is being transmitted over the incoming facility;
a timing engine configured to filter out phase noise from the recovered line-timed clock signal to generate a node clock signal; and
a transmitter configured to generate and transmit an outgoing packet-based signal to an other node of the network based on the node clock signal, wherein the outgoing packet-based signal preserves the input timing domain of the incoming facility.
13. A node (e.g., 102) for a packet-based network, the node comprising:
a clock source (e.g., 110) having an accuracy of 16 parts per billion (PPB) or better configured to generate a reference clock signal (e.g., 118) for the node; and
one or more transmitters (e.g., 114), each transmitter configured to generate and transmit an outgoing packet-based signal (e.g., 106) to an other node (e.g., 104) of the network based on the reference clock signal, wherein:
the outgoing packet-based signal is transmitted over an outgoing facility (e.g., 106) having timed transitions even when no packet data is being transmitted over the outgoing facility; and
the outgoing packet-based signal comprises a sequence of heart-beat synchronization status packets (SSPs) identifying (i) an accuracy level of the reference clock signal and (ii) a source address of the node, wherein each transmitter is configured to transmit heart-beat SSPs at a specified rate.
1. A node (e.g., 104, 404) for a packet-based network, the node comprising:
one or more receivers (e.g., 130), each receiver configured to receive an incoming packet-based signal (e.g., 106) from an other node (e.g., 102) of the network and apply line timing to recover a line-timed clock signal (e.g., 140) from the incoming packet-based signal, wherein the incoming packet-based signal is received over an incoming facility (e.g., 106) having timed transitions even when no packet data is being transmitted over the incoming facility;
a clock selector (e.g., 134) configured to select one of the one or more recovered line-timed clock signals as a selected reference clock signal (e.g., 146);
a timing engine (e.g., 136) configured to filter out phase noise from the selected reference clock signal to generate a node clock signal (e.g., 148); and
one or more transmitters (e.g., 132), each transmitter configured to generate and transmit an outgoing packet-based signal (e.g., 108) to an other node of the network based on the node clock signal.
2. The invention node for a packet-based network of
3. The invention node for a packet-based network of
the node is configured to receive a heart-beat synchronization status packet (SSP) that identifies (i) an accuracy level of the clock signal used to generate the heart-beat SSP and (ii) an address of a source node that generated the heart-beat SSP packet;
if the clock selector determines that it has not received a heart-beat SSP from the source node for more than a specified duration threshold, then the node determines that the recovered line-timed clock signal corresponding to the source node is not suitable to be the selected reference clock signal.
4. The invention node for a packet-based network of
5. The invention node for a packet-based network of
6. The invention node for a packet-based network of
7. The invention node for a packet-based network of
8. The invention node for a packet-based network of
the node is configured to be part of a base station of a wireless telephone system; and
the base station is configured to use the node clock signal to generate and transmit wireless transmissions to one or more wireless units of the wireless telephone system.
9. The invention node for a packet-based network of
10. The invention node for a packet-based network of
11. The invention node for a packet-based network of
12. The invention node for a packet-based network of
if the clock selector determines that two or more recovered line-timed clock signals have a best accuracy level, then the clock selector selects one of the two or more best-accuracy recovered line-timed clock signals based on a specified priority list;
the node is configured to receive an incoming heart-beat SSP that identifies (i) an accuracy level of the clock signal used to generate the incoming heart-beat SSP and (ii) an address of a source node that generated the incoming heart-beat SSP packet;
if the clock selector determines that it has not received an incoming heart-beat SSP from the source node for more than a specified duration threshold, then the node determines that the recovered line-timed clock signal corresponding to the source node is not suitable to be the selected reference clock signal;
the node is configured to transmit to an other node of the network an outgoing heart-beat SSP that identifies (i) an accuracy level of the clock signal used to generate the outgoing heart-beat SSP and (ii) an address of the node;
the timing engine is configured to enter a holdover mode if the clock selector determines that no recovered line-timed clock signal is suitable for the selected reference clock signal;
the incoming and outgoing packet-based signals are Ethernet signals;
the node comprises a plurality of said transmitters, wherein each transmitter in the plurality is configured to generate and transmit an outgoing packet-based signal to an other node of the network based on the same node clock signal; and
in a non-holdover, non-free-run mode, each transmitter is configured to generate and transmit an outgoing packet-based signal to an other node of the network independent of any clock source local to the node and independent of any GPS receiver local to the node.
14. The invention node for a packet-based network of
15. The invention node for a packet-based network of
the node is configured to be part of a central office of a wireless telephone system; and
at least one other node is a base station of the wireless telephone system.
16. The invention node for a packet-based network of
the node is configured to be part of a central office Ethernet packet transport system; and
at least one outgoing packet-based signal is an Ethernet signal transmitted to an Ethernet network element.
18. The invention node for a packet-based network of
19. The invention node for a packet-based network of
20. The invention node for a packet-based network of
the node is configured to be part of a base station of a wireless telephone system; and
the base station is configured to use the node clock signal to generate and transmit wireless transmissions to one or more wireless units of the wireless telephone system.
21. The invention node for a packet-based network of
22. The invention node for a packet-based network of
23. The invention node for a packet-based network of
24. The invention node for a packet-based network of
the timing engine is configured to enter a holdover mode if the clock selector determines that no derived clock signal is suitable for the selected reference clock signal;
the incoming and outgoing packet-based signals are Ethernet signals;
the node comprises a plurality of said transmitters, wherein each transmitter in the plurality is configured to generate and transmit an outgoing packet-based signal to an other node of the network based on the same node clock signal; and
in a non-holdover, non-free-run mode, each transmitter is configured to generate and transmit an outgoing packet-based signal to an other node of the network independent of any clock source local to the node and independent of any GPS receiver local to the node.
26. The invention regeneration node for a packet-based network of
|
This is a continuation of co-pending application Ser. No. 12/369,878, filed on Feb. 12, 2009, which was itself a continuation of then co-pending application Ser. No. 11/115,715, filed on Apr. 27, 2005, the teachings of both of which are incorporated herein by reference in its entirety.
1. Field of the Invention
The present invention relates to packet-based networks, such as a wireless telephone system having packet-based connections (e.g., Ethernet facilities) between its base stations and central offices.
2. Description of the Related Art
Traditionally, base stations of wireless telephone systems are connected to central offices via terrestrial (electrical or optical) links that transmit DS1 or E1 synchronous, time-division multiplexed (TDM) signals or synchronous optical network (SONET) signals. DS1 signals can provide data rates up to about 1.544 Mbps, while E1 signals can provide data rates up to about 2.048 Mbps.
A base station transmits, to one or more wireless units (e.g., mobile cell phones) located within the base station's cell site, wireless signals at specific frequencies, whose accuracies are typically required to be within 50 parts per billion (PPB) (for Third Generation Partnership Project (3GPP) standards) or 16 PPB (for Open Base Station Architecture Initiative (OBSAI) standards). In order to achieve these high accuracies, base stations can be implemented with global positioning system (GPS) receivers that are capable to recovering clock signals with accuracies better than 16 PPB. Unfortunately, it can be prohibitively expensive to provision each base station in a wireless telephone system with such a GPS receiver.
Another possible solution would be to provide each base station with its own free-running oscillator capable of generating a clock signal of sufficient accuracy, but this too can be prohibitively expensive.
Yet another known technique for providing a sufficiently accurate clock signal is for the base station to use line timing to derive its reference clock signal from the received synchronous signals. In conventional line timing at a base station, different clock signals are recovered from two or more different incoming synchronous (e.g., DS1/E1) signals received from one or more central offices, and one of the recovered clock signals is selected for use in (1) generating one or more outgoing synchronous (e.g., DS1/E1) signals for transmission back to the one or more central offices and (2) generating the base station's wireless signals for transmission to the base station's associated wireless units.
In order to provide higher data rates (e.g., 100 Mbps or higher) between base stations and central offices, wireless telephone systems are being proposed to employ packet-based Ethernet connections (i.e., facilities) between base stations and central offices, instead of the conventional DS1/E1 connections. As used herein, the term “Ethernet” refers to technology conforming to local area network (LAN) standard IEEE 802.3 (1980) and/or to any of its extensions. Conventional Ethernet facilities between two nodes rely on either (1) each node having its own local oscillator for use in generating the reference clock signal used to control its Ethernet transmissions to the other node or (2) loop timing, wherein one node's physical interface (PHY) derives its reference clock signal (which that node uses to control its Ethernet transmissions to the other node) from the Ethernet transmissions received from the other node, which other node has a local oscillator for use in generating its reference clock signal. Existing Ethernet standards dictate clock signal accuracies to within only about 100 parts per million (PPM). As such, reference clocks for traditional Ethernet technology are not sufficiently accurate to use as references for generating the wireless signals transmitted by the base stations of a conventional wireless telephone system.
Problems in the prior art are addressed in accordance with the principles of the present invention by implementing line timing in a packet-based communications system, such as a wireless telephone system whose base stations and central offices communicate over Ethernet facilities, where the Ethernet signals for at least one connection from a central office to a base station is generated using a sufficiently accurate clock such that the base station can recover from the received Ethernet signals a reference clock accurate enough to use to generate the base station's wireless transmissions. Such a system can achieve the increased data rates between base stations and central offices provided by Ethernet facilities (as opposed to the slower, prior-art DS1/E1 connections), while ensuring sufficiently accurate reference clocks for the system's wireless communications without having to deploy either GPS receivers or accurate free-running oscillators at the base stations.
In one embodiment, the present invention is a node for a packet-based network. The node comprises one or more receivers, a clock selector, a timing engine, and one or more transmitters. Each receiver is configured to receive an incoming packet-based signal from an other node of the network and apply line timing to recover a line-timed clock signal from the incoming packet-based signal, wherein the incoming packet-based signal is received over an incoming facility having timed transitions even when no packet data is being transmitted over the incoming facility. The clock selector is configured to select one of the one or more recovered line-timed clock signals as a selected reference clock signal. The timing engine is configured to filter out phase noise from the selected reference clock signal to generate a node clock signal. Each transmitter is configured to generate and transmit an outgoing packet-based signal to an other node of the network based on the node clock signal.
In another embodiment, the present invention is a node for a packet-based network. The node comprises a clock source and one or more transmitters. The clock source, having an accuracy of 16 PPB or better, is configured to generate a reference clock signal for the node. Each transmitter is configured to generate and transmit an outgoing packet-based signal to an other node of the network based on the reference clock signal. The outgoing packet-based signal is transmitted over an outgoing facility having timed transitions even when no packet data is being transmitted over the outgoing facility. The outgoing packet-based signal comprises a sequence of heart-beat synchronization status packets (SSPs) identifying (i) an accuracy level of the reference clock signal and (ii) a source address of the node, wherein each transmitter is configured to transmit heart-beat SSPs at a specified rate.
In yet another embodiment, the present invention is a node for a packet-based network. The node comprises at least one receiver, a clock selector, a timing engine, and one or more transmitters. The at least one receiver is configured to receive an incoming packet-based signal from a first node of the network. The clock selector is configured to (i) receive one or more derived clock signals from one or more other nodes of the network different from the first node and (ii) select one of the one or more derived clock signals as a selected reference clock signal. The timing engine is configured to filter out phase noise from the selected reference clock signal to generate a node clock signal. Each transmitter configured to generate and transmit an outgoing packet-based signal to an other node of the network based on the node clock signal.
In yet another embodiment, the present invention is a regeneration node for a packet-based network. The regeneration node comprises a receiver, a timing engine, and a transmitter. The receiver is configured to receive an incoming packet-based signal from an other node of the network and apply line timing to recover a line-timed clock signal from the incoming packet-based signal, wherein the incoming packet-based signal is received over an incoming facility having an input timing domain with timed transitions even when no packet data is being transmitted over the incoming facility. The timing engine is configured to filter out phase noise from the recovered line-timed clock signal to generate a node clock signal. The transmitter is configured to generate and transmit an outgoing packet-based signal to an other node of the network based on the node clock signal, wherein the outgoing packet-based signal preserves the input timing domain of the incoming facility.
Other aspects, features, and advantages of the present invention will become more fully apparent from the following detailed description, the appended claims, and the accompanying drawings in which like reference numerals identify similar or identical elements.
As shown in
In addition, Ethernet receiver 116 receives packet-based Ethernet signals transmitted from node 104 over Ethernet facility 108 and performs clock-and-data recovery (CDR) operations to recover clock signal 124 and data signal 126, which is further processed according to known wireless communication system operations, such as transmitting payload data to a circuit-switched telephone system for routing to other end users, using other circuitry not shown in
As also shown in
Clock selector 134 receives clock signal 140 from Ethernet PHY interface 128 as well as possibly one or more other clock signals 144 from other Ethernet PHY interfaces implemented within node 104, which other Ethernet PHY interfaces recover clock signals 144 from other packet-based Ethernet signals received from other network elements, similar to network element 102, located at the same central office and/or at other central offices of wireless telephone system 100. Clock selector 134 implements a clock-selection algorithm (to be described later) to select one of the recovered clock signals (140, 144) as reference clock signal 146 for node 104.
Reference clock signal 146 is provided to timing engine 136, which, depending on its current operating mode, may use reference clock signal 146 to generate node clock signal 148, which is used to drive certain operations within node 104. Timing engine 136 has circuitry designed to ensure that the output timing stability of node clock signal 148 will be no worse than 50 PPB. Depending on the implementation, timing engine 136 may employ rubidium or ovenized techniques to create a stable frequency reference that may be used to ensure a suitable holdover or free-run mode capable of sustaining the minimum clock accuracy should the timing on the incoming Ethernet facilities become unsuitable.
Clock distributor 138 distributes node clock signal 148 to those certain operations, which includes (1) the generation of one or more packet-based Ethernet signals for transmission to network element 102 and possibly one or more other network elements in the same or other central offices of system 100 and (2) the generation of wireless signals for transmission to the base station's wireless units.
In particular,
Under normal operating conditions, at least one of the recovered clock signals (140, 144) provided to clock selector 134 has an accuracy sufficient to satisfy the frequency requirements associated with the base station's wireless transmissions, such that, as a result of suitable processing by clock selector 134 and timing engine 136, node clock signal 148 is sufficiently accurate for use in generating those wireless transmissions.
Note that the timing transport over Ethernet facility 106 should be “through-timed” (per ANSI Standard T1.101-1999). For example, routers typically retime incoming Ethernet packets using an internal free-running reference clock. If any “regeneration” needs to be performed, e.g., due to optical attenuation, then that regeneration should employ a “through timing” scheme to preserve the incoming timing while boosting the attenuated bit-stream.
If a timed Ethernet facility needs to traverse a router or some other data processing node, then the timing of this outgoing facility should be “through-timed” to the designated incoming facility. In this way, the timing flow from the input timing facility will flow “through” the router and emerge on the outgoing facility.
Clock selector 134 should be designed to implement an algorithm that efficiently selects an appropriate recovered clock signal for use as reference clock signal 146. Moreover, the algorithm implemented by clock selector 134 should also be designed to react appropriately to changing conditions in individual recovered clock signals over time, such as when a particular clock signal is no longer sufficiently accurate as a result of a failure or other anomalous event in the network element that generated the Ethernet signal from which that clock signal was recovered.
In one possible implementation, clock selector 134 analyzes recovered clock signals 140, 144 to determine which one or more of those recovered clock signals is sufficiently accurate. In one possible scheme, clock selector 134 compares one or more different pairs of recovered clock signals (e.g., to see if they both have substantially the same number of clock cycles within the same period of time) and then processes the results of those comparisons to identify those recovered clock signals that are sufficiently accurate for use in generating the base station's wireless transmissions.
A pair of clock signals can be used to cross-check the accuracy of their timing. The measurement of one signal against the other can be done by using one as an input signal (A) and the other (B) as a reference input for deriving a measurement interval. The number of clock cycles of the input signal (A) can be counted for a given interval as established by the reference input (B). In order to ensure high accuracy (e.g., on the order of parts per billion), a sufficient measurement interval is used to count, e.g., at least 1 billion clock cycles (A) to determine the timing error. The timing error will yield a frequency offset between the two timing signals (A) and (B). Since the magnitude of the frequency offset of (A) measured against (B) is the same as that for (B) measured against (A), only one of these measurement methods needs to be done. In order for the timing accuracy between the two references to be considered valid, the number of measured clock cycles (A) cannot exceed either an upper-bound or lower-bound threshold. Since both references originate from different clocks, this method of comparison should prove to be statistically significant.
As an example, assume that clock selector 134 receives four different recovered clock signals A, B, C, and D from four different Ethernet receivers processing four different incoming Ethernet signals. Assume further that recovered clock signal C is bad (i.e., has an accuracy worse than 50 PPB), while recovered clock signals A, B, and D are good (i.e., have accuracies equal to or better than 50 PPB). In this example, there are six different possible signal-pair comparisons A-to-B, A-to-C, A-to-D, B-to-C, B-to-D, and C-to-D.
At each signal-pair comparison (see steps 202 and 212 of
Clock selector 134 analyzes the results from one or more different signal-pair comparisons to identify the accurate recovered clock signals (step 214). Continuing with the previous example, the results of the six different possible signal-pair comparisons are shown in Table I. Based on these results, clock selector 134 would conclude that recovered clock signals A, B, and D are good and that recovered clock signal C is bad. Clock selector 134 could then select any of clock signals A, B, and D for use as reference clock signal 146 (step 214). For instance, clock selector 134 could be programmed with an (arbitrary) priority scheme, such as (i) A is selected over B, C, or D, (ii) B is selected over C or D, and (iii) C is selected over D. In that case, for the current example, clock selector 134 would select recovered clock signal A for use as reference clock signal 146.
TABLE I
SIGNAL-PAIR COMPARISON RESULTS
Signal Pair
Results
Conclusion
A-to-B
Frequency offset small
Both A and B are good
A-to-C
Frequency offset large
A or C or both are bad
A-to-D
Frequency offset small
Both A and D are good
B-to-C
Frequency offset large
B or C or both are bad
B-to-D
Frequency offset small
Both B and D are good
C-to-D
Frequency offset large
C or D or both are bad
If, for some reason (e.g., the oscillator used to generate the Ethernet signal from which clock signal A is recovered), clock signal A changes from good to bad, then clock selector 134 would (1) determine that the frequency offsets for signal-pair comparisons A-to-B and A-to-D are now relatively large, (2) determine that clock signals B and D are the only good clock signals, and (3) select clock signal B for reference clock signal 146 (since clock signal B has a higher priority than clock signal D).
Similarly, if clock signal A again becomes good, clock selector 134 would detect that change and, depending on its programming, either revert back to selecting clock signal A for reference clock signal 146 or stay with clock signal B (to minimize any unnecessary disturbances resulting from switching from one good clock signal to another).
Note that variations of this clock-comparison scheme are possible. For example, if the comparison of A-to-B indicates that the frequency offset is relatively small, then clock selector 134 would conclude that both clock signals A and B are good. In that case, no other signal-pair comparisons need to be performed. In general, additional signal-pair comparisons need to be performed only until the ambiguities of the previous signal-pair comparison results are resolved.
Note that, if the comparison of A-to-B indicates that at least one of clock signals A and B is bad and if the comparison of A-to-C indicates that at least one of clock signals A and C is bad, then there are five different possible situations: (1) A is bad, but B and C are good, (2) A and B are bad, but C is good, (3) A and C are bad, but B is good, (4) B and C are bad, but A is good, and (5) A, B, and C are all bad. If the system has a single-point failure assumption, then Scenario #1 (the only scenario with only one failure) can be assumed to be true and clock selector 134 can select either clock signal B or C as reference clock signal 146. Otherwise, additional signal-pair comparisons (e.g., B-to-C) will need to be performed to resolve which of the different possible scenarios is true. With a single-point failure assumption, at least three recovered clock signals are needed in order to perform this clock-selection algorithm.
As shown in
Another option would be to compare the recovered clock signals with the output of a local free-running reference oscillator in holdover mode at the Ethernet receiver. The holdover mode oscillator will “remember the last good input” and can be used as a stable short-term reference for use in qualifying or re-qualifying a restored reference.
Depending on the particular implementation, in addition to or instead of the clock-selection algorithm of
Table II shows one possible set of sync status values that can be included in the Ethernet signals transmitted from network elements to base station nodes. Table II is based on both ANSI (Stratum-based) and ITU-T (G.81x) clock specifications. It may be sufficient to select clock sources for the network elements based on their holdover accuracies (e.g., accuracy over any 24-hour period) as opposed to their long-term (i.e., free-run) accuracies (e.g., accuracy over a specified number of years). Thus, a Stratum 3 clock having a holdover accuracy of about 12 PPB may be suitable, even though its long-term accuracy is about 4.6 PPM. The user-assignable value (last item in Table II) allows users to set their own unique quality levels. For example, if a user wants to define a special base-station clock that does not currently exist, then the user can assign it to this level. As long as all network elements know what this means, when they receive this code, they will act appropriately.
TABLE II
SYNCHRONIZATION STATUS VALUES
Value
Designation
Meaning
1
Stratum 1 (G.811) traceable
Long-term accuracy of 0.01 PPB
2
Synchronized traceability
Network element unable to
unknown
determine accuracy of its own
clock signal
3
Stratum 2 (G.812 Type II)
Long-term accuracy of 16 PPB,
traceable
and holdover accuracy of 0.1 PPB
4
TNC (G.812 Type V)
Transit Node Clock traceable with
traceable
long-term accuracy of 100 PPB,
and holdover accuracy of 1.5 PPB
5
Stratum 3E (G.812 Type III)
Long-term accuracy of 4.6 PPM,
traceable
but holdover accuracy of 12 PPB
6
Stratum 3 (G.812 Type IV)
Long-term accuracy of 4.6 PPM,
traceable
and holdover accuracy of 0.37
PPM
7
SONET minimum clock
Long-term accuracy of 20 PPM,
(G.813 Option 2) traceable
and holdover accuracy of 4.6 PPM
8
Stratum 4/4E traceable
Long-term accuracy of 32 PPM.
9
Don't use for synchronization
Recovered clock should not be
used under any circumstances
TBD
Provisionable by network
User can assign values that
operator
override any other defined values
There are different ways in which the sync status information can be conveyed from the network elements to the base station nodes. For example, a sync status packet (SSP) can be defined for Ethernet facilities, where each SSP packet conveys the sync status information about the Ethernet signals transmitted over the corresponding facility. Independent SSP packets can be transmitted from the network element to its corresponding base station node at regular intervals (e.g., once every 5 seconds). If the time since the last such “heart-beat” SSP packet exceeds a specified threshold level, then the receiving base station node might be designed to conclude that the corresponding recovered clock signal is no longer suitable for selection as the node's reference clock signal. If that recovered clock signal is the clock signal currently selected for the node's reference clock signal, then the node could either switch to another suitable recovered clock signal or enter a holdover mode.
Holdover mode is the stability that a timing engine is able to maintain after the failure of its line or externally timed references. When entering holdover, the timing engine stores information about the accuracy of its last valid input and uses this information to generate future output clocks. Since various dynamic conditions can affect the accuracy of a clock in holdover (e.g., temperature, vibration, aging, and voltage variation), the static condition of holdover will have a finite duration of accuracy. Since holdover accuracies are typically specified in terms of 24 continuous hours, they are intended as a temporary measure of operation.
By using SSP packets, node 104 can deterministically identify which inputs are good or bad by simply reading the packet. This inherently will improve the detection time of an unsuitable reference vs. the frequency offset method (previously described). In addition, the use of SSP packets allows reliable detection of a failed or unsuitable reference without the need for another comparison reference. Therefore, the use of SSP packets to signal the synchronization state of an Ethernet link can be proven to be efficient and effective.
In addition to the quality-level information conveyed by SSP packets, they can also identify the source of the synchronization reference. Such source information can be conveyed by including the master's medium access control (MAC) address (i.e., the master's source address). Since MAC addresses are unique, no two nodes will have the same MAC address. By identifying the MAC address, each line-timed node will be able to identify the source of the timing signal and use this as part of the priority/quality level algorithm. In addition, by knowing the source of a timing signal, timing loops will be avoided. Timing loops are typically created when the source of a timing signal is unknown. The use of SSP packets with source addressing will enhance the reliability of line-timing from Ethernet facilities.
Alternatively or in addition, sync status information can be embedded in available fields (e.g., reserved header bits) in other Ethernet packets.
In addition to identifying the accuracy of the clock signal used to generate corresponding Ethernet signals, sync status messaging might also explicitly identify the MAC address of the network element that transmitted those Ethernet signals. Base station nodes can be designed to compare the MAC address represented in the sync status messaging with the MAC address of the Ethernet header to confirm that they are identical before determining that the corresponding recovered clock signal is suitable for selection. If any other Ethernet node generates an SSP packet, then the packet will not have timing traceability, so this check ensures that the SSP packet originates from the appropriate master. In addition, the nodes could also perform checks to accept SSP packets only from a list of approved master addresses. This way, a node can also select an input reference based on a unique physical clock (denoted by the master's address).
In one possible implementation of sync status messaging, a base station node is designed to select the most-accurate recovered clock signal. If two or more clock signals have the same best accuracy level, then the base station node may refer to a specified priority list to select one of the clock signals for the node's reference clock signal.
In operation, derived-timing interface 454 in node 404 provides reference clock signal 446 (e.g., recovered from highly accurate Ethernet signals transmitted from network element 402 to node 404) as derived clock signal 456 to clock selector 435 in node 405. Clock selector 435 may receive one or more other clock signals, e.g., other derived clock signals from other nodes within the same base station and/or recovered clock signals from Ethernet PHY interfaces within node 405, such as clock signal 441 recovered from the Ethernet signals received by node 405 from network element 403.
By selecting highly accurate derived clock signal 456 as reference clock signal 447 within node 405, network element 403 does not have to be able to generate its own clock signal 419 with significant accuracy. As shown in
While the present invention has been described in the context of a base station node that recovers at least three clock signals from at least three different received Ethernet signals, in theory, the invention can be implemented in the context of a base station that recovers as few as a single clock signal from a single received Ethernet signal.
Although the present invention has been described in the context of a wireless telephone system having packet-based Ethernet facilities between its base stations and its central offices, the present invention can also be implemented in other contexts. For example, the wireless telephone system can be a hybrid system in which one or more packet-based Ethernet facilities connect at least one base station to at least one central office, while one or more other base stations of the system are connected to one or more central offices using conventional synchronous (e.g., DS1/E1) connections. The present invention can also be implemented in the context of any other Ethernet network, not just those for base stations and central offices of wireless telephone systems. In general, the present invention can be implemented in the context of communications systems other than wireless telephone systems and/or packet-based connections other than Ethernet facilities.
The present invention may be implemented as circuit-based processes, including possible implementation as a single integrated circuit (such as an ASIC or an FPGA), a multi-chip module, a single card, or a multi-card circuit pack. As would be apparent to one skilled in the art, various functions of circuit elements may also be implemented as processing steps in a software program. Such software may be employed in, for example, a digital signal processor, micro-controller, or general-purpose computer.
The present invention can be embodied in the form of methods and apparatuses for practicing those methods. The present invention can also be embodied in the form of program code embodied in tangible media, such as floppy diskettes, CD-ROMs, hard drives, or any other machine-readable storage medium, wherein, when the program code is loaded into and executed by a machine, such as a computer, the machine becomes an apparatus for practicing the invention. The present invention can also be embodied in the form of program code, for example, whether stored in a storage medium, loaded into and/or executed by a machine, or transmitted over some transmission medium or carrier, such as over electrical wiring or cabling, through fiber optics, or via electromagnetic radiation, wherein, when the program code is loaded into and executed by a machine, such as a computer, the machine becomes an apparatus for practicing the invention. When implemented on a general-purpose processor, the program code segments combine with the processor to provide a unique device that operates analogously to specific logic circuits.
Unless explicitly stated otherwise, each numerical value and range should be interpreted as being approximate as if the word “about” or “approximately” preceded the value of the value or range.
It will be further understood that various changes in the details, materials, and arrangements of the parts which have been described and illustrated in order to explain the nature of this invention may be made by those skilled in the art without departing from the scope of the invention as expressed in the following claims.
The use of figure numbers and/or figure reference labels in the claims is intended to identify one or more possible embodiments of the claimed subject matter in order to facilitate the interpretation of the claims. Such use is not to be construed as necessarily limiting the scope of those claims to the embodiments shown in the corresponding figures.
Although the steps in the following method claims, if any, are recited in a particular sequence with corresponding labeling, unless the claim recitations otherwise imply a particular sequence for implementing some or all of those steps, those steps are not necessarily intended to be limited to being implemented in that particular sequence.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5060241, | Nov 03 1988 | Telic Alcatel | Synchronizing system for a private digital exchange connected to an ISDN |
5982831, | Feb 21 1996 | Agilent Technologies Inc | Feed forward method and apparatus for generating a clock signal |
6810270, | Nov 02 2000 | Unwired Planet, LLC | Providing reference signal to radio heads |
7391975, | Apr 29 2002 | Texas Instruments Incorporated | Method of synchronizing servo timing in an optical wireless link |
7539200, | Apr 27 2005 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Line-timing in packet-based networks |
8213436, | Apr 27 2005 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Line-timing in packet-based networks |
20030012158, | |||
20030076851, | |||
CN1578197, | |||
EP991216, | |||
EP1427121, | |||
JP11055234, | |||
JP2000068966, | |||
JP2000350245, | |||
JP2006217359, | |||
JP60066539, | |||
JP8256136, | |||
JP8265286, | |||
JP9247134, | |||
SU1270764, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 27 2005 | BEDROSIAN, P STEHAN | AGERE Systems Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 028148 | /0229 | |
May 03 2012 | Agere Systems LLC | (assignment on the face of the patent) | / | |||
Jul 23 2012 | AGERE Systems Inc | Agere Systems LLC | CERTIFICATE OF FORMATION CERTIFICATE OF CONVERSION | 032380 | /0739 | |
May 06 2014 | LSI Corporation | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 032856 | /0031 | |
May 06 2014 | Agere Systems LLC | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 032856 | /0031 | |
Aug 04 2014 | Agere Systems LLC | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035365 | /0634 | |
Feb 01 2016 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Agere Systems LLC | TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS RELEASES RF 032856-0031 | 037684 | /0039 | |
Feb 01 2016 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | LSI Corporation | TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS RELEASES RF 032856-0031 | 037684 | /0039 | |
Feb 01 2016 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | BANK OF AMERICA, N A , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 037808 | /0001 | |
Jan 19 2017 | BANK OF AMERICA, N A , AS COLLATERAL AGENT | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS | 041710 | /0001 | |
May 09 2018 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | MERGER SEE DOCUMENT FOR DETAILS | 047230 | /0910 | |
Sep 05 2018 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | CORRECTIVE ASSIGNMENT TO CORRECT THE ERROR IN RECORDING THE MERGER IN THE INCORRECT US PATENT NO 8,876,094 PREVIOUSLY RECORDED ON REEL 047351 FRAME 0384 ASSIGNOR S HEREBY CONFIRMS THE MERGER | 049248 | /0558 | |
Sep 05 2018 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | CORRECTIVE ASSIGNMENT TO CORRECT THE EFFECTIVE DATE OF THE MERGER PREVIOUSLY RECORDED AT REEL: 047230 FRAME: 0910 ASSIGNOR S HEREBY CONFIRMS THE MERGER | 047351 | /0384 |
Date | Maintenance Fee Events |
Dec 26 2017 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Dec 30 2021 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Jul 08 2017 | 4 years fee payment window open |
Jan 08 2018 | 6 months grace period start (w surcharge) |
Jul 08 2018 | patent expiry (for year 4) |
Jul 08 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 08 2021 | 8 years fee payment window open |
Jan 08 2022 | 6 months grace period start (w surcharge) |
Jul 08 2022 | patent expiry (for year 8) |
Jul 08 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 08 2025 | 12 years fee payment window open |
Jan 08 2026 | 6 months grace period start (w surcharge) |
Jul 08 2026 | patent expiry (for year 12) |
Jul 08 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |