A iii-nitride light emitting layer is disposed between an n-type region and a p-type region in a double heterostructure. At least a portion of the iii-nitride light emitting layer has a graded composition.
|
17. A semiconductor light emitting device comprising:
an n-type region;
a p-type region; and
a light emitting region disposed between the n-type region and the p-type region in a double-heterostructure that includes only a single iii-nitride light emitting layer, this light emitting layer being the only layer in the device from which light is produced when current flows between the n-type and p-type regions;
wherein the light emitting layer has a thickness between 100 Å and 600 Å, and at least a portion of the light emitting layer has a graded composition,
wherein the composition of the light emitting layer is graded monotonically across the light emitting layer.
1. A semiconductor light emitting device comprising:
an n-type region;
a p-type region; and
a light emitting region disposed between the n-type region and the p-type region in a double-heterostructure that includes only a single iii-nitride light emitting layer, this light emitting layer being the only layer in the device from which light is produced when current flows between the n-type and p-type regions;
wherein the light emitting layer has a thickness between 100 Å and 600 Å, and at least a portion of the light emitting layer has a graded composition,
wherein an inn composition in the light emitting layer is graded from a first inn composition in a first portion of the light emitting layer closest to the n-type region to a second inn composition in a second portion of the light emitting layer closest to the p-type region, wherein the first inn composition is greater than the second inn composition,
wherein the inn composition is graded linearly from the first inn composition to the second inn composition.
18. A semiconductor light emitting device comprising:
an n-type region;
a p-type region;
a light emitting region disposed between the n-type region and the p-type region in a double-heterostructure that includes only a single iii-nitride light emitting layer, this light emitting layer being the only layer in the device from which light is produced when current flows between the n-type and p-type regions;
a preparation layer that includes indium and is disposed between the n-type region and the light emitting region;
a first spacing layer that does not include Al and is disposed between the preparation layer and the light emitting region;
a blocking layer that includes a compound of AlN and is disposed between the p-type region and the iii-nitride light emitting region; and
a second spacing layer that does not include Al and is disposed between the blocking layer and the iii-nitride light emitting region;
wherein the light emitting layer has a thickness between 100 Å and 600 Å, and at least a portion of the light emitting layer has a graded composition.
3. The semiconductor light emitting device of
4. The semiconductor light emitting device of
5. The semiconductor light emitting device of
6. The semiconductor light emitting device of
7. The semiconductor light emitting device of
8. The semiconductor light emitting device of
9. The semiconductor light emitting device of
10. The semiconductor light emitting device of
11. The semiconductor light emitting device of
12. The semiconductor light emitting device of
13. The semiconductor light emitting device of
14. The semiconductor light emitting device of
15. The semiconductor light emitting device of
16. The semiconductor light emitting device of
19. The semiconductor light emitting device of
|
This application is a continuation of U.S. patent application Ser. No. 11/211,921, filed Aug. 24, 2005. U.S. patent application Ser. No. 11/211,921 is incorporated herein by reference.
1. Field of Invention
This invention relates to the light emitting region of a semiconductor light emitting device.
2. Description of Related Art
Semiconductor light-emitting devices including light emitting diodes (LEDs), resonant cavity light emitting diodes (RCLEDs), vertical cavity laser diodes (VCSELs), and edge emitting lasers are among the most efficient light sources currently available. Materials systems currently of interest in the manufacture of high-brightness light emitting devices capable of operation across the visible spectrum include Group III-V semiconductors, particularly binary, ternary, and quaternary alloys of gallium, aluminum, indium, and nitrogen, also referred to as III-nitride materials. Typically, III-nitride light emitting devices are fabricated by epitaxially growing a stack of semiconductor layers of different compositions and dopant concentrations on a sapphire, silicon carbide, III-nitride, or other suitable substrate by metal-organic chemical vapor deposition (MOCVD), molecular beam epitaxy (MBE), or other epitaxial techniques. The stack often includes one or more n-type layers doped with, for example, Si, formed over the substrate, a light emitting or active region formed over the n-type layer or layers, and one or more p-type layers doped with, for example, Mg, formed over the active region. III-nitride devices formed on conductive substrates may have the p- and n-contacts formed on opposite sides of the device. Often, III-nitride devices are fabricated on insulating substrates, such as sapphire, with both contacts on the same side of the device. Such devices are mounted so light is extracted either through the contacts (known as an epitaxy-up device) or through a surface of the device opposite the contacts (known as a flip chip device).
U.S. Pat. No. 5,747,832 teaches a “light emitting gallium nitride-based compound semiconductor device of a double-heterostructure. The double-heterostructure includes a light-emitting layer formed of a low-resistivity InxGa1-xN (0<x<1) compound semiconductor doped with p-type and/or n-type impurity.” See U.S. Pat. No. 5,747,832, abstract. Specifically, column 5 lines 45-50 recite “[i]n the present invention, the light-emitting layer 18 preferably has a thickness within a range such that the light-emitting device of the present invention provides a practical relative light intensity of 90% or more. In more detail, the light-emitting layer 18 preferably has a thickness of 10 Å to 0.5 μm, and more preferably 0.01 to 0.2 μm.” Column 10 lines 44-49 teach “[i]n the third embodiment, the n-type impurity doped in InxGa1-xN of the light-emitting layer 18 is preferably silicon (Si). The concentration of the n-type impurity is preferably 1×1017/cm3 to 1×1021/cm3 from the viewpoint of the light emission characteristics, and more preferably 1×1018/cm3 to 1×1020/cm3.”
Commercial III-nitride devices with InGaN light emitting layers often have multiple quantum well light emitting layers less than 50 Å and typically doped to less than about 1×1018 cm−3, as these quantum well designs can improve performance, especially in poor quality epitaxial material, at low drive current. At higher drive currents desirable for lighting, these devices suffer decreasing efficiency with increasing current density. Needed in the art are devices that exhibit high efficiency at high current density.
In accordance with embodiments of the invention, a III-nitride light emitting layer is disposed between an n-type region and a p-type region in a double heterostructure. At least a portion of the III-nitride light emitting layer has a graded composition.
In accordance with embodiments of the invention, III-nitride light emitting devices include a thick double heterostructure light emitting region that is highly doped. Though the embodiments below describe devices where the light emitting layer is doped n-type with Si, it is to be understood that in other embodiments, other dopant species including p-type dopant species may be used. The thick double heterostructure light emitting region may reduce charge carrier density, and doping in and adjacent to the light emitting region may improve the material quality of the light emitting region, both of which may reduce the number of carriers lost to nonradiative recombination. Embodiments of the invention are designed to reduce or reverse the drop in quantum efficiency at high current density observed in
Rather than thin quantum well layers separated by barrier layers, light emitting region 35 may include one or more thick light emitting layers, for example thicker than 50 angstroms. In some embodiments, light emitting region 35 includes a single, thick light emitting layer with a thickness between 50 and 600 angstroms, more preferably between 100 and 250 angstroms. The upper limit on thickness is due to current growth techniques which result in poor material quality as the thickness of the light emitting layer increases beyond 600 angstroms, for example at thicknesses above 1000 angstroms. Poor material quality typically results in reduced internal quantum efficiency. As growth techniques improve, growth of devices with thicker light emitting layers without reduced internal quantum efficiency may be possible and thus within the scope of embodiments of the invention.
The optimal thickness may depend on the number of defects within the light emitting layer. In general, as the number of defects increases, the optimal thickness of the light emitting layer decreases. In addition, defects may be centers for nonradiative recombination, thus it is desirable to reduce the number of defects as much as possible. A comment defect in III-nitride materials is a threading dislocation. The concentration of threading dislocations is measured per unit area. The concentration of threading dislocations in the light emitting region is preferably limited to less than 109 cm−2, more preferably limited to less than 108 cm−2, more preferably limited to less than 107 cm−2, and more preferably limited to less than 106 cm−2. Achieving the above-described threading dislocation concentrations may require growth techniques such as epitaxial lateral overgrowth, hydride vapor phase epitaxy, and growth on freestanding GaN substrates. Epitaxial lateral overgrowth involves selective growth of GaN over openings in a mask layer formed on GaN layer grown on a conventional growth substrate such as sapphire. The coalescence of the selectively-grown GaN may enable the growth of a flat GaN surface over the entire growth substrate. Layers grown subsequent to the selectively-grown GaN layer may exhibit low defect densities. Epitaxial lateral overgrowth is described in more detail in Mukai et al., “Ultraviolet InGaN and GaN Single-Quantum Well-Structure Light-Emitting Diodes Grown on Epitaxial Laterally Overgrown GaN Substrates,” Jpn. J. Appl. Phys. Vol. 38 (1999) p. 5735, which is incorporated herein by reference. Hydride vapor phase epitaxial growth of freestanding GaN substrates is described in more detail in Motoki et al., “Preparation of Large Freestanding GaN Substrates by Hydride Vapor Phase Epitaxy Using GaAs as a Starting Substrate,” Jpn. J. Appl. Phys. Vol. 40 (2001) p. L140, which is incorporated herein by reference.
In addition to being thick, the light emitting layers of light emitting region 35 region are doped, for example doped n-type with Si. In some embodiments, Si is used as the dopant because Si may provide other improvements to the material, such as a rough surface that may improve light extraction from the device or relieve strain in the light emitting layer.
The circles in
In some embodiments, device performance significantly improves only when the optimal thicknesses according to embodiments of the invention and the optimal silicon doping levels according to embodiments of the invention are implemented together, as illustrated in
As illustrated by the diamonds in
In some embodiments, silicon-doped first and second spacer layers 33 and 37 are combined with the optimal light emitting region thicknesses and doping levels described above. As illustrated in Table 1 below, the internal quantum efficiency of a thick, optimally silicon-doped light emitting layer may be further boosted by doping to the same doping ranges the spacer layers directly adjacent to the light emitting layer. The spacer layers may be, for example, between about 20 and about 1000 angstroms thick, and are usually about 100 angstroms thick.
TABLE 1
Relative Internal Quantum Efficiency at 330
A/cm2 for 64 Å InGaN Light Emitting Layers
Spacer Layer Doping
1018 cm−3
1019 cm−3
Light Emitting
1019 cm−3
31%
41%
Layer Doping
1018 cm−3
9.4%
39%
The data illustrated in
The above examples describe optimal thicknesses and doping levels for each of the first spacer layer 33, light emitting region 35, and second spacer layer 37. In various embodiments one or more of regions 33, 35, and 37 may not be intentionally doped or may be doped to a level below the optimal doping ranges given above. For example, all three of regions 33, 35, and 37 may be optimally doped; spacer layer 33 and light emitting region 35 may be optimally doped and spacer layer 37 may not be intentionally doped or may be doped to a level below the optimal range; spacer layer 37 and light emitting region 35 may be optimally doped and spacer layer 33 may not be intentionally doped or may be doped to a level below the optimal range; or both spacer layers 33 and 37 may be optimally doped and light emitting region 35 may not be intentionally doped or may be doped to a level below the optimal range.
In some embodiments, the internal quantum efficiency of the device may be further improved by including an optional current blocking layer 38, as illustrated in
The injection efficiency is sensitive to the composition of AlN in blocking layer 38. The “height” of the barrier provided by blocking layer 38 is determined by the composition of AlN in the blocking layer, the magnitude of sheet charges at the interface between blocking layer 38 and spacer layer 37, and the doping in blocking layer 38 and surrounding layers.
The AlN compositions described above may be generalized to desirable band gaps for blocking layer 38, as illustrated below in Table 2. The data in Table 2 are calculated by the equation Eg,Al
TABLE 2
Band Gap for AlxGa1−xN Blocking Layers
x, Composition of AlN
Eg, AlGaN (eV)
0.05
3.49
0.08
3.55
0.12
3.63
0.15
3.69
0.17
3.73
0.20
3.80
0.25
3.89
As illustrated in Table 2 AlN compositions between 8% and 25% correspond to band gaps between 3.55 and 3.89 eV. Accordingly, in embodiments of the invention, blocking layer may be a layer of any composition with a band gap greater than 3.5 eV. Since the upper limit on AlN composition illustrated in
Blocking layer 38 must be thick enough so charge carriers cannot tunnel through blocking layer 38, generally greater than 10 Å thick. In some embodiments, blocking layer 38 is between 10 and 1000 Å thick, more preferably between 100 and 500 Å thick. In some embodiments, blocking layer 38 may be part of or the entire p-type region 39; for example, blocking layer 38 may be a layer on which an electrical contact to the p-type side of the light emitting layer is formed.
In some embodiments, the internal quantum efficiency of the device may be further improved by including an optional preparation layer 32, as illustrated in
In addition to the decrease in efficiency at high current density, the device of
TABLE 3
Peak Wavelength Shift for Devices According to Embodiments
of the Invention and Devices According to FIG. 1:
Wavelength shift,
Wavelength Shift,
Current Density Change
FIG. 1 Device
FIG. 3 Device
From 20 to 930 A/cm2
8 nm
3 nm
From 20 to 400 A/cm2
6 nm
2 nm
From 20 to 200 A/cm2
4 nm
1 nm
Though in the above examples each device includes only a single light emitting layer, some embodiments of the invention include multiple light emitting layers separated by barriers. In addition, though the above examples use silicon as the dopant in the light emitting region and surrounding layers, in some embodiments other suitable dopants may be used in addition to or instead of silicon, such as other group IV elements such as germanium and tin, group VI elements such as oxygen, selenium, tellurium, and sulfur, group III elements such as aluminum or boron, and p-type dopants such as magnesium. Finally, though the examples above describe devices with InGaN light emitting layers that typically emit light in the near-UV through infrared range, in other embodiments the light emitting layer or spacer layers may be GaN, AlGaN, or AlInGaN, and the devices may emit UV through red light.
Though in the examples described above each doped layer or region (such as the light emitting layer or spacer layers) is uniformly doped, in other embodiments one or more doped layers or regions may be partially doped, or the doping may be graded. Alternatively or in addition, the composition of one or more layers described above may be graded. As used herein, the term “graded” when describing the composition or dopant concentration in a layer or layers in a device is meant to encompass any structure that achieves a change in composition and/or dopant concentration in any manner other than a single step in composition and/or dopant concentration. In one example, doping in one or both of the spacer layers is graded. In another example, the InN composition in the light emitting layer is graded. Each graded layer may be a stack of sublayers, each of the sublayers having a different dopant concentration or composition than either sublayer adjacent to it. If the sublayers are of resolvable thickness, the graded layer is a step-graded layer. In the limit where the thickness of individual sublayers approaches zero, the graded layer is a continuously-graded region. The sublayers making up each graded layer can be arranged to form a variety of profiles in composition and/or dopant concentration versus thickness, including, but not limited to, linear grades, parabolic grades, and power-law grades. Also, graded layers are not limited to a single grading profile, but may include portions with different grading profiles and one or more portions with substantially constant composition and/or dopant concentration regions.
The semiconductor structure illustrated in
The device layers are then bonded to a host substrate 70 via the exposed surface of metal layers 72. One or more bonding layers (not shown), typically metal, may serve as compliant materials for thermo-compression or eutectic bonding between the epitaxial structure and the host substrate. Examples of suitable bonding layer metals include gold and silver. Host substrate 70 provides mechanical support to the epitaxial layers after the growth substrate is removed, and provides electrical contact to p-type region 39. Host substrate 70 is generally selected to be electrically conductive (i.e. less than about 0.1 Ωcm), to be thermally conductive, to have a coefficient of thermal expansion (CTE) matched to that of the epitaxial layers, and to be flat enough (i.e. with an root mean square roughness less than about 10 nm) to form a strong wafer bond. Suitable materials include, for example, metals such as Cu, Mo, Cu/Mo, and Cu/W; semiconductors with metal contacts, such as Si with ohmic contacts and GaAs with ohmic contacts including, for example, one or more of Pd, Ge, Ti, Au, Ni, Ag; and ceramics such as AlN, compressed diamond, or diamond layers grown by chemical vapor deposition.
The device layers may be bonded to host substrate 70 on a wafer scale, such that an entire wafer of devices are bonded to a wafer of hosts, then the individual devices are diced after bonding. Alternatively, a wafer of devices may be diced into individual devices, then each device bonded to host substrate 70 on a die scale, as described in more detail in U.S. application Ser. No. 10/977,294, “Package-Integrated Thin-Film LED,” filed Oct. 28, 2004, and incorporated herein by reference.
Host substrate 70 and semiconductor structure 57 are pressed together at elevated temperature and pressure to form a durable bond at the interface between host substrate 70 and metal layers 72, for example a durable metal bond formed between metal bonding layers (not shown) at the interface. The temperature and pressure ranges for bonding are limited on the lower end by the strength of the resulting bond, and on the higher end by the stability of the host substrate structure, metallization, and the epitaxial structure. For example, high temperatures and/or high pressures can cause decomposition of the epitaxial layers, delamination of metal contacts, failure of diffusion barriers, or outgassing of the component materials in the epitaxial layers. A suitable temperature range for bonding is, for example, room temperature to about 500° C. A suitable pressure range for bonding is, for example, no pressure applied to about 500 psi. Growth substrate 58 is then removed.
In order to remove a sapphire growth substrate, portions of the interface between substrate 58 and semiconductor structure 57 are exposed, through substrate 58, to a high fluence pulsed ultraviolet laser in a step and repeat pattern. The exposed portions may be isolated by trenches etched through the crystal layers of the device, in order to isolate the shock wave caused by exposure to the laser. The photon energy of the laser is above the band gap of the crystal layer adjacent to the sapphire (GaN in some embodiments), thus the pulse energy is effectively converted to thermal energy within the first 100 nm of epitaxial material adjacent to the sapphire. At sufficiently high fluence (i.e. greater than about 500 mJ/cm2) and a photon energy above the band gap of GaN and below the absorption edge of sapphire (i.e. between about 3.44 and about 6 eV), the temperature within the first 100 nm rises on a nanosecond scale to a temperature greater than 1000° C., high enough for the GaN to dissociate into gallium and nitrogen gasses, releasing the epitaxial layers from substrate 58. The resulting structure includes semiconductor structure 57 bonded to host substrate 70. In some embodiments, the growth substrate may be removed by other means, such as etching, lapping, or a combination thereof.
After the growth substrate is removed, semiconductor structure 57 may be thinned, for example to remove portions of n-type region 31 closest to substrate 58 and of low material quality. The epitaxial layers may be thinned by, for example, chemical mechanical polishing, conventional dry etching, or photoelectrochemical etching (PEC). The top surface of the epitaxial layers may be textured or roughened to increase the amount of light extracted. A contact (not shown) is then formed on the exposed surface of n-type region 31. The n-contact may be, for example, a grid. The layers beneath the n-contact may be implanted with, for example, hydrogen to prevent light emission from the portion of light emitting region 35 beneath the n-contact. Secondary optics known in the art such as dichroics or polarizers may be applied onto the emitting surface to provide further gains in brightness or conversion efficiency.
Having described the invention in detail, those skilled in the art will appreciate that, given the present disclosure, modifications may be made to the invention without departing from the spirit of the inventive concept described herein. Therefore, it is not intended that the scope of the invention be limited to the specific embodiments illustrated and described.
Watanabe, Satoshi, Gardner, Nathan F., Mueller, Gerd O., Krames, Michael R., Shen, Yu-Chen
Patent | Priority | Assignee | Title |
9640724, | Aug 24 2005 | Lumileds LLC | III-nitride light emitting device with double heterostructure light emitting region |
Patent | Priority | Assignee | Title |
5747832, | Nov 20 1992 | Nichia Corporation | Light-emitting gallium nitride-based compound semiconductor device |
5903017, | Feb 26 1996 | Kabushiki Kaisha Toshiba | Compound semiconductor device formed of nitrogen-containing gallium compound such as GaN, AlGaN or InGaN |
5959401, | May 21 1996 | TOYODA GOSEI CO , LTD | Light-emitting semiconductor device using group III nitride compound |
6469323, | Nov 20 1992 | Nichia Chemical Industries, Ltd. | Light-emitting gallium nitride-based compound semiconductor device |
6515313, | Dec 02 1999 | Cree, Inc | High efficiency light emitters with reduced polarization-induced charges |
6590234, | Feb 03 2000 | LG Electronics Inc. | Nitride semiconductor light-emitting element and method for fabricating the same |
6630692, | May 29 2001 | Lumileds LLC | III-Nitride light emitting devices with low driving voltage |
6635904, | Mar 29 2001 | Lumileds LLC | Indium gallium nitride smoothing structures for III-nitride devices |
6833564, | Nov 02 2001 | Lumileds LLC | Indium gallium nitride separate confinement heterostructure light emitting devices |
6835957, | Jul 30 2002 | Lumileds LLC | III-nitride light emitting device with p-type active layer |
6914272, | Jun 05 1998 | Lumileds LLC | Formation of Ohmic contacts in III-nitride light emitting devices |
7115908, | Jan 30 2004 | Lumileds LLC | III-nitride light emitting device with reduced polarization fields |
7122839, | Oct 29 2004 | Lumileds LLC | Semiconductor light emitting devices with graded composition light emitting layers |
7285799, | Apr 21 2004 | Lumileds LLC | Semiconductor light emitting devices including in-plane light emitting layers |
20020093020, | |||
20020171092, | |||
20020190259, | |||
20030020085, | |||
20030085409, | |||
20030160229, | |||
20040026710, | |||
20040031437, | |||
EP890997, | |||
EP1560276, | |||
EP1560277, | |||
JP10107319, | |||
JP2002299685, | |||
JP2005217415, | |||
JP2005217421, | |||
JP6260682, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 30 2009 | Philips Lumileds Lighting Company, LLC | (assignment on the face of the patent) | / | |||
Mar 26 2015 | Philips Lumileds Lighting Company LLC | Lumileds LLC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 039490 | /0733 | |
Jun 30 2017 | Lumileds LLC | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 043108 | /0001 | |
Dec 30 2022 | Lumileds LLC | SOUND POINT AGENCY LLC | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 062299 | /0338 | |
Dec 30 2022 | LUMILEDS HOLDING B V | SOUND POINT AGENCY LLC | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 062299 | /0338 |
Date | Maintenance Fee Events |
Mar 16 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 15 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 30 2017 | 4 years fee payment window open |
Mar 30 2018 | 6 months grace period start (w surcharge) |
Sep 30 2018 | patent expiry (for year 4) |
Sep 30 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 30 2021 | 8 years fee payment window open |
Mar 30 2022 | 6 months grace period start (w surcharge) |
Sep 30 2022 | patent expiry (for year 8) |
Sep 30 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 30 2025 | 12 years fee payment window open |
Mar 30 2026 | 6 months grace period start (w surcharge) |
Sep 30 2026 | patent expiry (for year 12) |
Sep 30 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |