adhesion of dielectric layer stacks to be formed after completing the basic configuration of transistor elements may be increased by avoiding the formation of a metal silicide in the edge region of the substrate. For this purpose, a dielectric protection layer may be selectively formed in the edge region prior to a corresponding pre-clean process or immediately prior to deposition of the refractory metal. Hence, non-reacted metal may be efficiently removed from the edge region without creating a non-desired metal silicide. Hence, the further processing may be continued on the basis of enhanced process conditions for forming interlayer dielectric materials.
|
16. A method, comprising:
forming a plurality of circuit elements in and above a silicon-containing semiconductor layer formed above a substrate, said substrate having a central region adjacent to an edge region;
forming a dielectric protection layer selectively in said edge region so as to mask material of said silicon-containing semiconductor layer in said edge region, wherein forming said dielectric protection layer comprises performing a common material deposition process to deposit a dielectric layer above said edge region and said central region during a same deposition step and selectively removing said dielectric layer from above said central region, wherein after selectively removing said dielectric layer from above said central region, said dielectric layer formed above said edge region covers an entirety of said edge region and exposes areas of said silicon-containing semiconductor layer for metal silicide formation; and
after forming said dielectric protection layer selectively in said edge region, forming a metal silicide in said exposed areas of said silicon-containing semiconductor layer.
1. A method, comprising:
forming a dielectric protection layer in an edge region of a silicon-containing semiconductor layer, said semiconductor layer being formed above a substrate and having a central region including a plurality of die regions, wherein forming said dielectric protection layer comprises exposing said edge region and said central region to substantially the same process ambient so as to form a dielectric layer above said edge region and said central region and selectively removing said dielectric layer from above said central region, wherein after selectively removing said dielectric layer from above said central region, said dielectric layer formed above said edge region covers an entirety of said edge region and exposes said die regions for metal silicide formation;
after forming said dielectric protection layer in said edge region, forming a refractory metal layer above said edge region and said central region;
performing a heat treatment so as to initiate said metal silicide formation in said die regions; and
removing said refractory metal layer from above said edge region and dielectric areas in said die regions.
23. A method of increasing adhesion of an interlayer dielectric material of a semiconductor device, the method comprising:
forming circuit elements in a central region of a silicon-containing semiconductor layer formed above a substrate;
selectively forming a metal silicide in non-dielectric portions of said circuit elements while covering an edge region of said silicon-containing semiconductor layer, wherein covering said edge region comprises exposing said edge region and said central region to substantially the same process ambient so as to form a dielectric protection layer above said edge region and said central region of said silicon-containing semiconductor layer, and selectively removing said dielectric protection layer from above said central region, wherein after selectively removing said dielectric protection layer from above said central region, said dielectric protection layer formed above said edge region covers an entirety of said edge region and exposes areas of said silicon-containing semiconductor layer for said selectively forming said metal silicide; and
forming an interlayer dielectric material above said central region and said edge region.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
8. The method of
9. The method of
10. The method of
12. The method of
13. The method of
14. The method of
15. The method of
17. The method of
18. The method of
20. The method of
21. The method of
22. The method of
24. The method of
25. The method of
26. The method of
27. The method of
28. The method of
29. The method of
|
1. Field of the Invention
Generally, the present disclosure relates to the fabrication of integrated circuits, and, more particularly, to device structures, such as contact levels and metallization layers.
2. Description of the Related Art
Semiconductor devices are typically formed on substantially disc-shaped substrates made of any appropriate material. The majority of semiconductor devices including highly complex electronic circuits are currently being, and in the foreseeable future will be, manufactured on the basis of silicon, thereby rendering silicon substrates and silicon-containing substrates, such as silicon-on-insulator (SOI) substrates, viable carriers for forming semiconductor devices, such as microprocessors, SRAMs, ASICs (application specific ICs) and the like. The individual integrated circuits are arranged in an array form, wherein most of the manufacturing steps, which may add up to 500-1000 and more individual process steps in sophisticated integrated circuits, are performed simultaneously for all chip areas on the substrate, except for photolithography processes, certain metrology processes and packaging of the individual devices after dicing the substrate. Thus, economic constraints drive semiconductor manufacturers to steadily increase the substrate dimensions, thereby also increasing the area available for producing actual semiconductor devices.
In addition to increasing the substrate area, it is also important to optimize the utilization of the substrate area for a given substrate size so as to actually use as much substrate area as possible for semiconductor devices and/or test structures that may be used for process control. In an attempt to maximize the useful surface area for a given substrate size, the peripheral die regions are positioned as closely to the substrate perimeter as it is compatible with substrate handling processes. Generally, most of the manufacturing processes are performed in an automated manner, wherein the substrate handling is performed at the back side of the substrate and/or the substrate edge, which typically includes a bevel, at least at the front side of the substrate.
Due to the ongoing demand for shrinking the feature sizes of sophisticated semiconductor devices, highly complex and sensitive material layer systems may be increasingly used during the formation of the semiconductor devices. For example, copper and alloys thereof, in combination with low-k dielectric materials and ultra low-k dielectric materials, i.e., dielectric materials having a dielectric constant of approximately 3.0 and significantly less, have become a frequently used alternative for the formation of metallization layers which include metal lines and vias connecting to individual circuit elements by means of a corresponding contact level, which may also be comprised of complex interlayer dielectric materials in combination with contact elements. Although copper exhibits significant advantages compared to aluminum, i.e., a typical metallization material for metal systems of less complex structure, a plurality of challenges is also associated with the employment of copper and complex interlayer dielectric materials. For instance, copper may readily diffuse in silicon, silicon dioxide and a plurality of low-k dielectric materials, which may represent a challenge due to the fact that copper may significantly modify the electrical characteristics of silicon and thus the behavior of circuit elements, such as transistors and the like, even when being present in very small amounts. It is, therefore, essential to confine the copper material to the metal lines and vias by using appropriate insulating and conductive barrier materials that may strongly suppress the diffusion of copper into sensitive device areas and may also reduce the diffusion of reactive components, such as oxygen, fluorine and the like, into the copper metal regions. In addition, a contamination of process tools, such as transport systems, transport containers, robot handlers, wafer chucks and the like, must be effectively restricted since even minute amounts of copper deposited on the back side of a substrate may lead to diffusion of the copper into sensitive device areas. Moreover, due to the employment of low-k dielectric materials in combination with copper, additional problems may have to be dealt with owing to the reduced mechanical stability of the low-k dielectrics. Since at least some of the deposition processes used in fabricating semiconductor devices may not be efficiently restricted to the “active” substrate area, a stack of layers or material residues may also be formed at the substrate edge region including the bevel, thereby generating a mechanically unstable layer stack owing to process non-uniformities at the substrate edge, especially at the bevel of the substrate. Consequently, during the processing of the semiconductor substrates and the handling thereof, an increasing probability of generating any delaminations or flakes may be caused, wherein these material contaminants may be deposited in the central region of the substrate and/or on the back side of substrates and any substrate handling tools, thereby contributing to the contamination of further semiconductor substrates. Hence, although the employment of semiconductor substrates of increased diameter may generally result in an increased overall throughput, the contamination of the substrates in a very late manufacturing stage, i.e., after completing the basic configuration of circuit elements, such as transistors, may nevertheless result in a significant yield loss caused by the insufficient adhesion of complex material systems in the edge region of the semiconductor substrates.
In view of this situation, enhanced process techniques have been developed in which the edge region of the semiconductor substrates may be subjected to dedicated cleaning recipes, for instance on the basis of wet chemical chemistries or plasma assisted atmospheres, where the edge region may be selectively treated while substantially avoiding exposure of the central region, including circuit elements, to the corresponding cleaning processes. For instance, when forming circuit elements, such as transistors and the like, in and above a silicon-containing semiconductor layer, many of the deposition processes required during the complex manufacturing sequence may be substantially restricted to the central region of the semiconductor layer and intermittent spatially selective cleaning processes may be performed, thereby maintaining a substantially unmodified semiconductor surface, which may thus provide superior process conditions with respect to a contamination of the central substrate region comprising the circuit elements in a more or less pronounced manufacturing stage. It appears, however, that upon completing the basic circuit configuration, i.e., after forming a contact structure including interlayer dielectric materials and contact elements, a reduced degree of material adhesion may be observed in the edge region, in particular when complex interlayer dielectric materials in the form of low-k dielectrics may be increasingly deposited since these materials may preferably deposit at the edge region. For this reason, the overall material thickness may increase in the further advance of the manufacturing process, while at the same time the reduced mechanical stability and the overall reduced adhesion may then result in an increasing degree of contamination due to the delamination of material flakes and the like.
The present disclosure is directed to various methods that may avoid, or at least reduce, the effects of one or more of the problems identified above.
The following presents a simplified summary of the invention in order to provide a basic understanding of some aspects of the invention. This summary is not an exhaustive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some concepts in a simplified form as a prelude to the more detailed description that is discussed later.
Generally, the present disclosure relates to techniques that enable a significant reduction of yield loss during the formation of contact structure and metallization layers of semiconductor devices in which an increased degree of contamination and defects may be observed, which may be caused by insufficient adhesion of sophisticated materials in the edge region of the semiconductor substrate. To this end, it has been recognized that the silicidation process is a major defect source, which may usually be performed after completing the basic transistor structures, i.e., after forming the drain and source regions, in order to enhance overall conductivity of silicon-containing semiconductor areas. Since, typically, the silicon-containing semiconductor material may be exposed in the edge region during the silicidation process, a corresponding chemical reaction may also take place in the edge region, which may thus result in a silicide material, which may finally result in a significant adhesion for materials that may be deposited in later manufacturing stages. In some cases, any changes of existing material systems in contact structures and metallization layers, which may frequently be required due to changes in design and/or functionality of semiconductor devices and the like, may cause a certain degree of non-predictability with respect to the finally achieved performance of the contact structure and metallization layer stack in view of delamination and contamination. Consequently, the techniques disclosed herein provide efficient manufacturing strategies in which the formation of a metal silicide in the semiconductor material of the edge region may be efficiently suppressed, thereby providing superior surface conditions for the deposition of subsequent interlayer dielectric material, conductive barrier materials and the like. For this purpose, an appropriate masking regime may be provided in a late manufacturing stage, i.e., prior to and during the silicidation process, in order to substantially avoid the formation of metal silicide without significantly affecting the overall manufacturing flow. In some illustrative embodiments, a protection layer may be formed selectively in the edge region of the substrate, for instance on the basis of a surface treatment and the like, in order to provide a dielectric surface area that may suppress a chemical reaction with a refractory metal so that the non-reacted refractory metal may be efficiently removed on the basis of well-established etch recipes.
One illustrative method disclosed herein comprises forming a dielectric protection layer in an edge region of a silicon-containing semiconductor layer that is formed above a substrate that has a central region including a plurality of die regions. The method further comprises forming a refractory metal layer above the edge region and the central region. Moreover, a heat treatment is performed so as to initiate the formation of metal silicide in the die regions. Additionally, the method comprises removing the refractory metal layer from above the edge region and dielectric areas in the die regions.
A further illustrative method disclosed herein comprises forming a plurality of circuit elements in and above a silicon-containing semiconductor layer that is formed above a substrate, which has a central region adjacent to an edge region. The method further comprises forming a dielectric protection layer selectively in the edge region so as to mask material of the silicon-containing semiconductor layer in the edge region. Additionally, the method comprises forming a metal silicide in exposed areas of the silicon-containing semiconductor layer.
A still further illustrative method disclosed herein relates to increasing the adhesion of an interlayer dielectric material of a semiconductor device. The method comprises forming circuit elements in a central region of a silicon-containing semiconductor layer. Moreover, the method comprises selectively forming a metal silicide in non-dielectric portions of the circuit elements while covering an edge region of the silicon-containing semiconductor layer. Additionally, the method comprises forming an interlayer dielectric material above the central region and the edge region.
The disclosure may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
Various illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
The present subject matter will now be described with reference to the attached figures. Various structures, systems and devices are schematically depicted in the drawings for purposes of explanation only and so as to not obscure the present disclosure with details that are well known to those skilled in the art. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present disclosure. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary and customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition will be expressly set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.
Generally, the present disclosure relates to a technique that provides enhanced production yield and/or increased uniformity of product performance by significantly reducing the probability of material delamination and contamination caused by insufficient adhesion of dielectric materials in the edge region and the bevel of the substrate. The metal silicide, which may typically be formed in the circuit elements in an advanced manufacturing stage for increasing the conductivity of silicon-containing semiconductor materials, may be formed on the basis of a refractory metal, such as nickel, by performing an appropriate cleaning process on the basis of wet chemical chemistries or plasma assisted recipes in order to prepare exposed surface areas for the deposition of the refractory metal. As previously indicated, in many manufacturing strategies, the edge region may be comprised of a substantially bare semiconductor surface, wherein any additional materials may be efficiently removed during the corresponding pre-clean process so that, after the deposition of the refractory metal, such as nickel and the like, an efficient conversion of silicon material into metal silicide may occur. It turns out, however, that the metal silicide, such as nickel silicide, may cause a reduced adhesion of a plurality of dielectric materials, in particular of silicon nitride materials, silicon dioxide materials and the like, which may typically be used in a subsequent manufacturing stage for forming contact structures. Consequently, due to the inferior adhesion at the edge region of the substrate, the probability of contamination and material delamination may significantly increase during the further processing for forming sophisticated metallization stacks, as previously described. For this reason, the present disclosure provides an efficient manufacturing strategy in which a dielectric protection layer may be selectively formed in the edge region in order to efficiently suppress the formation of metal silicide without unduly contributing to additional process complexity. For this purpose, a dielectric material, such as a nitrogen-containing silicon compound, which may also be referred to as a silicon nitride material, an oxygen-containing silicon compound, which may also be referred to as a silicon oxide material, and the like, may be formed in the edge region, thereby efficiently suppressing a chemical reaction with a refractory metal, which may thus be removed in a subsequent manufacturing step on the basis of well-established etch techniques. In some illustrative embodiments, the dielectric protection layer may be efficiently formed on the basis of well-established process tools, such as wet chemical process tools, plasma assisted process tools, which may selectively act on the edge region of the substrates. Hence, by selecting appropriate recipes, an efficient surface treatment may be accomplished in which a dielectric material may be formed in and on the exposed surface of the silicon-containing semiconductor material in the edge region of the substrate. In some illustrative embodiments, the dielectric protection layer may be selectively formed in the edge region immediately prior to the deposition of the refractory metal or immediately prior to performing a corresponding pre-clean process for conditioning the exposed surface areas for the deposition of the refractory metal. Consequently, any preceding manufacturing processes may remain substantially unaffected by the formation of the dielectric protection layer, thereby providing a high degree of compatibility with conventional process techniques.
The circuit elements 121 in the central region 104 may be formed on the basis of any appropriate manufacturing strategy, which may include sophisticated patterning regimes, for instance for forming the gate electrode structures 121G with the required critical dimensions. For instance, a gate length of the structures 121G may be approximately 50 nm and less if sophisticated semiconductor devices may be considered that are formed on the basis of MOS technologies. As previously explained, typically in conductor areas, the circuit elements 121 may receive a metal component in the form of a metal silicide in order to enhance series and contact resistivity of the circuit elements. For instance, in many MOS technologies or any other process techniques, the contact resistivity of circuit portions, such as the drain and source regions 121D, may be reduced by forming a metal silicide at a surface area of these regions. For this purpose, a plurality of refractory metals, such as nickel, platinum and the like, may frequently be used. According to the principles disclosed herein, the metal silicide formation may be restricted to the central region 104, thereby enhancing adhesion of dielectric materials in the edge region 103 during the further processing of the device, as previously explained. Moreover, the substrate 100 may be exposed to a cleaning process 105, which may be performed on the basis of any appropriate cleaning recipe in order to prepare the exposed surface area of the substrate 100 for the deposition of a refractory metal, such as nickel and the like. For example, the cleaning process 105 may be performed on the basis of any appropriate wet chemical recipe in order to remove contaminants, organic residues and the like from exposed portions of the semiconductor layer 120, while, in other cases, plasma assisted cleaning recipes may be used. For example, the cleaning process 105 may comprise a step for removing any oxide residues and the like from exposed portions of the semiconductor layer 120 in order to ensure a continuous silicidation in a subsequent manufacturing stage.
With reference to
The substrate 100 as illustrated in
As a result, the present disclosure provides techniques for enhancing process conditions for forming complex contact structures and metallization systems by increasing adhesion of dielectric materials in the edge region of the substrates by avoiding formation of a metal silicide in the edge region. For this purpose, an appropriate dielectric protection layer may be provided selectively in the edge region prior to depositing the refractory metal, which may be accomplished on the basis of wet chemical surface treatments, plasma assisted surface treatments, the deposition of appropriate materials and the like.
The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Accordingly, the protection sought herein is as set forth in the claims below.
Letz, Tobias, Frohberg, Kai, Feustel, Frank
Patent | Priority | Assignee | Title |
12094758, | May 25 2022 | United Microelectronics Corp; United Microelectronics Corp. | Semiconductor structure and method for manufacturing the same |
9484207, | May 30 2014 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure and method for forming the same |
9989856, | Mar 31 2015 | Samsung Electronics Co., Ltd. | Method of manufacturing semiconductor devices |
Patent | Priority | Assignee | Title |
6472311, | May 12 1999 | Asahi Kasei Microsystems Co., Ltd. | Method for manufacturing semiconductor device |
6483154, | Oct 05 2000 | GLOBALFOUNDRIES U S INC | Nitrogen oxide plasma treatment for reduced nickel silicide bridging |
20040163762, | |||
20070264822, | |||
DE102005035728, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Mar 30 2010 | GLOBALFOUNDRIES Inc. | (assignment on the face of the patent) | / | |||
May 17 2010 | LETZ, TOBIAS | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024438 | /0718 | |
May 17 2010 | FEUSTEL, FRANK | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024438 | /0718 | |
May 17 2010 | FROHBERG, KAI | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 024438 | /0718 | |
Nov 27 2018 | GLOBALFOUNDRIES Inc | WILMINGTON TRUST, NATIONAL ASSOCIATION | SECURITY AGREEMENT | 049490 | /0001 | |
Apr 10 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054479 | /0842 | |
May 15 2020 | GLOBALFOUNDRIES Inc | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054482 | /0862 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054636 | /0001 |
Date | Maintenance Fee Events |
Apr 03 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 06 2022 | REM: Maintenance Fee Reminder Mailed. |
Nov 21 2022 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 14 2017 | 4 years fee payment window open |
Apr 14 2018 | 6 months grace period start (w surcharge) |
Oct 14 2018 | patent expiry (for year 4) |
Oct 14 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 14 2021 | 8 years fee payment window open |
Apr 14 2022 | 6 months grace period start (w surcharge) |
Oct 14 2022 | patent expiry (for year 8) |
Oct 14 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 14 2025 | 12 years fee payment window open |
Apr 14 2026 | 6 months grace period start (w surcharge) |
Oct 14 2026 | patent expiry (for year 12) |
Oct 14 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |