One method disclosed includes, among other things, forming an uncut line-type gate structure above first and second spaced-apart active regions of a semiconductor substrate, forming a sidewall spacer around a perimeter of the line-type gate structure, performing at least one etching process to remove an axial portion of a gate cap layer and an axial portion of a gate electrode that are positioned above the isolation region so as to thereby define first and second cut end surfaces of first and second gate electrodes, respectively, and an isolation plug cavity and forming a gate cut isolation plug in the isolation plug cavity.
|
17. An integrated circuit product, comprising:
first and second spaced-apart active regions defined in a semiconductor substrate;
an isolation region formed in said substrate between said first and second spaced-apart active regions;
first and second spaced-apart gate electrodes positioned above said first and second active regions, respectively, said first and second gate electrode structures comprising opposing first and second cut end surfaces, respectively;
a sidewall spacer that is positioned adjacent sidewalls of said first and second spaced-apart gate electrodes, wherein said sidewall spacer extends across said isolation region; and
a gate cut isolation plug having first, second, third and fourth sides, wherein said first side and said second side each contact one of said first and second cut end surfaces, and wherein said third side and said fourth side each contact a portion of said sidewall spacer that extends across said isolation region.
22. An integrated circuit product, comprising:
first and second spaced-apart active regions defined in a semiconductor substrate;
an isolation region formed in said substrate between said first and second spaced-apart active regions;
first and second spaced-apart gate electrodes positioned above said first and second active regions, respectively, said first and second gate electrode structures comprising opposing first and second cut end surfaces, respectively;
a sidewall spacer that is positioned adjacent sidewalls of said first and second spaced-apart gate electrodes;
a layer of insulating material that is positioned above said substrate and said isolation region; and
a gate cut isolation plug having first, second, third and fourth sides, wherein said first side and said second side each contact one of said first and second cut end surfaces, and wherein said third side and said fourth side each contact a portion of said layer of insulating material positioned above said isolation region.
1. A method, comprising:
forming an uncut line-type gate structure above first and second spaced-apart active regions of a semiconductor substrate and above an isolation region formed in said substrate that is positioned between said first and second spaced-apart active regions, wherein said uncut line-type gate structure comprises a gate electrode structure and a gate cap layer positioned above said gate electrode structure and wherein said line-type gate structure has been patterned so as to have a desired critical dimension of a transistor device;
forming a sidewall spacer around a perimeter of said line-type gate structure;
after forming said sidewall spacer, performing at least one etching process to remove an axial portion of said gate cap layer and an axial portion of said gate electrode that are positioned above said isolation region so as to thereby define first and second cut ends of first and second gate electrodes, respectively, and an isolation plug cavity positioned between said sidewall spacer and said first and second cut ends of said first and second gate electrodes; and
forming a gate cut isolation plug in said isolation plug cavity.
11. A method, comprising:
forming an uncut line-type gate structure above first and second spaced-apart active regions of a semiconductor substrate and above an isolation region formed in said substrate that is positioned between said first and second spaced-apart active regions, wherein said uncut line-type gate structure comprises a gate electrode structure and a gate cap layer positioned above said gate electrode structure and wherein said line-type gate structure has been patterned so as to have a desired critical dimension of a transistor device;
forming a sidewall spacer around a perimeter of said line-type gate structure;
forming a layer of insulating material above said line-type gate structure, said isolation region and said first and second spaced-apart active regions;
performing a planarization process on said layer of insulating material so as to expose an upper surface of said gate cap layer;
forming a patterned gate cut mask above said substrate, wherein said patterned gate cut mask has an opening formed therein that is positioned above said isolation region and exposes an axial portion of said gate cap layer;
performing at least one etching process through said opening in said gate cut mask to remove said exposed axial portion of said gate cap layer and an axial portion of said gate electrode so as to thereby define first and second cut ends of first and second gate electrodes, respectively, and an isolation plug cavity positioned between said sidewall spacer and said first and second cut ends of said first and second gate electrodes; and
forming a gate cut isolation plug in said isolation plug cavity.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
8. The method of
9. The method of
10. The method of
12. The method of
13. The method of
14. The method of
15. The method of
16. The method of
18. The device of
19. The device of
20. The device of
21. The device of
23. The device of
24. The device of
|
1. Field of the Invention
The present disclosure generally relates to the fabrication of integrated circuits, and, more particularly, to various methods of forming gate structures by performing a gate-cut-last process and the resulting structures.
2. Description of the Related Art
In integrated circuits fabricated using metal-oxide-semiconductor (MOS) technology, field effect transistors (FETs) (both NMOS and PMOS transistors) are provided that are typically operated in a switching mode. That is, these transistor devices exhibit a highly conductive state (on-state) and a high impedance state (off-state). FETs may take a variety of forms and configurations. For example, among other configurations, FETs may be either so-called planar FET devices or three-dimensional (3D) devices, such as FinFET devices.
A field effect transistor (FET), irrespective of whether an NMOS transistor or a PMOS transistor is considered, and irrespective of whether it is a planar or 3D FinFET device, typically comprises doped source and drain regions that are formed in a semiconducting substrate that are separated by a channel region. A gate insulation layer is positioned above the channel region and a conductive gate electrode is positioned above the gate insulation layer. The gate insulation layer and the gate electrode may sometimes be referred to as the gate structure for the device. By applying an appropriate voltage to the gate electrode, the channel region becomes conductive and current is allowed to flow from the source region to the drain region. In a planar FET device, the gate structure is formed above a substantially planar upper surface of the substrate. In some cases, one or more epitaxial growth processes are performed to form epi semiconductor material in recesses formed in the source/drain regions of the planar FET device. In some cases, the epi material may be formed in the source/drain regions without forming any recesses in the substrate for a planar FET device.
In general, one commonly employed technique for forming gate structures for either planar or 3D devices involves forming a line-type gate electrode structure above a layer of insulating material that is formed above an active region defined in a semiconductor substrate. Typically, the line-type gate electrode structures are formed by depositing or thermally growing a layer of gate insulation material, e.g., silicon dioxide, on the spaced-apart active regions that are separated by isolation material, blanket-depositing a layer of gate electrode material, e.g., polysilicon or amorphous silicon, on the gate insulation layer and blanket-depositing a gate cap material layer on the layer of gate electrode material. Thereafter, gate electrodes for the devices are typically formed by patterning at least the gate cap layer and the layer of gate electrode material to define long parallel line-type structures, i.e., gate electrode structures, that extend across multiple spaced-apart active regions and the isolation regions formed in the substrate between such spaced-apart active regions. These long, line-type gate electrode structures are initially patterned so as to have the desired critical dimension, i.e., the dimension of gate electrode corresponding to the “gate length” (or direction of current travel) of the finished device. At some point later in the process flow, these long, line-type gate electrode structures are subsequently “cut” by performing an etching process to define the gate electrodes having the desired length in the “gate-width” direction of the transistor device. This results in substantially rectangular-shaped gate structures (when viewed from above) having the desired dimensions in the gate-length and gate-width directions.
After the gate electrodes are patterned, a sidewall spacer is typically formed around the perimeter of the substantially rectangular-shaped gate structure, i.e., the spacer is formed adjacent all four side sidewalls (two sidewalls and two end surfaces) of each of the patterned gate electrodes. In some cases, a thin liner layer may be formed on the gate structure prior to forming the sidewall spacer. The sidewall spacer, in combination with the gate cap layer, function to protect the gate electrode structure in subsequent processing operations. In the case where transistor devices are manufactured using so-called gate-first processing techniques, the gate structures (gate electrode plus the gate insulation layer) formed as described above are final gate structures for the device. In the situation where transistor devices are manufactured using so-called gate-last processing techniques, the gate structures (gate electrode and gate insulation layer) formed as described above are sacrificial in nature and will be subsequently removed (after several process operations are performed) and replaced with a final gate structure for the device. In the gate-last processing technique, the final gate structure typically includes one or more layers of high-k (k greater than 10) insulating material and one or more layers of metal that constitute at least part of the conductive gate electrode of the final gate structure.
Unfortunately, as device dimensions have decreased and packing densities have increased, it is more likely that, when epi semiconductor material is formed in the source/drain regions of the planar or 3D transistor device, some of the epi material may undesirably form on the end surfaces of the polysilicon/amorphous silicon gate electrode. This may occur for several reasons. The extent and amount of undesirable epi semiconductor material formation will vary depending upon the particular application and the quality of the manufacturing processes used to manufacture the device. In a worst case scenario, this undesirable epi semiconductor material may form around the entire end surface of a particular gate electrode so as to effectively from a conductive “bridge” between one or both of the source/drain regions and the gate electrode. In another example, such undesirable epi semiconductor material may span the space between the opposing end surfaces of two spaced-apart gate electrode structures, wherein the epi material may form on one or both of the spaced-apart gate structures. As a result of such undesirable and unpredictable epi formation, the resulting semiconductor devices and the integrated circuits including such devices may completely fail or operate at less than acceptable performance levels. One solution to remedy the potential formation of such undesirable epi material would be to simply make the end-to-end spacing between two adjacent gate structures and the pitch between such adjacent gate structures large enough so extra thick spacers could be formed around the gate structures. However, such a “solution” would lead to reduced packing densities, which is counter to the ongoing trend in the industry now and for the foreseeable future.
As shown in
Next, as shown in
The present disclosure is directed to various methods of forming gate structures by performing a gate-cut-last process and the resulting structures that may avoid, or at least reduce, the effects of one or more of the problems identified above.
The following presents a simplified summary of the invention in order to provide a basic understanding of some aspects of the invention. This summary is not an exhaustive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some concepts in a simplified form as a prelude to the more detailed description that is discussed later.
Generally, the present disclosure is directed to various methods of forming gate structures by performing a gate-cut-last process and the resulting structures. One method disclosed includes, among other things, forming an uncut line-type gate structure above first and second spaced-apart active regions of a semiconductor substrate and above an isolation region formed in the substrate that is positioned between the first and second spaced-apart active regions, wherein the uncut line-type gate structure comprises a gate electrode and a gate cap layer positioned above the gate electrode and wherein the line-type gate structure has been patterned so as to have a desired critical dimension of a transistor device, forming a sidewall spacer around a perimeter of the line-type gate structure, performing at least one etching process to remove an axial portion of the gate cap layer and an axial portion of the gate electrode that are positioned above the isolation region so as to thereby define first and second cut end surfaces of first and second gate electrodes, respectively, and an isolation plug cavity positioned between the sidewall spacers and the first and second cut end surfaces of the first and second gate electrodes, and forming a gate cut isolation plug in the isolation plug cavity.
One illustrative integrated circuit product disclosed herein includes, among other things, first and second spaced-apart active regions defined in a semiconductor substrate, an isolation region formed in the substrate between the first and second spaced-apart active regions, first and second spaced-apart gate electrodes positioned above the first and second active regions, respectively, the first and second gate electrode structures comprising opposing first and second cut end surfaces, respectively, a sidewall spacer that is positioned adjacent sidewalls of the first and second spaced-apart gate electrodes, wherein the sidewall spacer extends across the isolation region, and a gate cut isolation plug having first, second, third and fourth sides, wherein the first side and the second side each contact one of the first and second cut end surfaces, and wherein the third side and the fourth side each contact a portion of the sidewall spacer that extends across the isolation region.
The disclosure may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
Various illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
The present subject matter will now be described with reference to the attached figures. Various structures, systems and devices are schematically depicted in the drawings for purposes of explanation only and so as to not obscure the present disclosure with details that are well known to those skilled in the art. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present disclosure. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary and customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition will be expressly set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.
The present disclosure generally relates to various methods of forming gate structures by performing a gate-cut-last process and the resulting structures. Moreover, as will be readily apparent to those skilled in the art upon a complete reading of the present application, the present method is applicable to a variety of devices, including, but not limited to, logic devices, memory devices, etc., and the methods disclosed herein may be employed to form N-type or P-type semiconductor devices. The methods and devices disclosed herein may be employed in manufacturing products using a variety of technologies, e.g., NMOS, PMOS, CMOS, etc., and they may be employed in manufacturing a variety of different devices, e.g., memory devices, logic devices, ASICs, etc. The methods disclosed herein may be employed in forming planar transistor devices as well as 3D devices, such as a FinFET device. Moreover, the methods disclosed herein may be employed in cases where the gate structure depicted herein is a final gate structure (i.e., a gate-first fabrication process) or where the gate structure depicted herein as a sacrificial gate structures (i.e., a gate-last or replacement gate process). With reference to the attached figures, various illustrative embodiments of the methods and devices disclosed herein will now be described in more detail.
As will be appreciated by those skilled in the art after a complete reading of the present application, various doped regions, e.g., source/drain regions, halo implant regions, well regions and the like, are also not depicted in the attached drawings. The illustrative integrated circuit product 200 depicted in the drawings is formed above an illustrative substrate 202 that may have a variety of configurations, such as the depicted bulk silicon configuration. The substrate 202 may be made of silicon or it may be made of materials other than silicon. Thus, the terms “substrate” or “semiconductor substrate” should be understood to cover all semiconducting materials and all forms of such materials.
As shown in
Next, as shown in
The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Note that the use of terms, such as “first,” “second,” “third” or “fourth” to describe various processes or structures in this specification and in the attached claims is only used as a shorthand reference to such steps/structures and does not necessarily imply that such steps/structures are performed/formed in that ordered sequence. Of course, depending upon the exact claim language, an ordered sequence of such processes may or may not be required. Accordingly, the protection sought herein is as set forth in the claims below.
Patent | Priority | Assignee | Title |
10008415, | Jan 24 2014 | GLOBALFOUNDRIES U S INC | Gate structure cut after formation of epitaxial active regions |
10008601, | Oct 17 2016 | International Business Machines Corporation | Self-aligned gate cut with polysilicon liner oxidation |
10014298, | Jun 14 2017 | GLOBALFOUNDRIES U S INC | Method of forming field effect transistors with replacement metal gates and contacts and resulting structure |
10079287, | Jan 03 2017 | International Business Machines Corporation | Gate cut device fabrication with extended height gates |
10083961, | Sep 07 2016 | TESSERA LLC | Gate cut with integrated etch stop layer |
10084053, | Mar 27 2017 | GLOBALFOUNDRIES U S INC | Gate cuts after metal gate formation |
10090169, | Mar 31 2017 | GLOBALFOUNDRIES U S INC | Methods of forming integrated circuit structures including opening filled with insulator in metal gate |
10128239, | Oct 17 2016 | Tessera, Inc | Preserving channel strain in fin cuts |
10134858, | Apr 13 2015 | Marlin Semiconductor Limited | Semiconductor having isolated gate structure |
10177041, | Mar 10 2017 | GLOBALFOUNDRIES U S INC | Fin-type field effect transistors (FINFETS) with replacement metal gates and methods |
10217660, | Jul 18 2017 | GLOBALFOUNDRIES U S INC | Technique for patterning active regions of transistor elements in a late manufacturing stage |
10224246, | Aug 19 2016 | Tessera, Inc | Multi-layer filled gate cut to prevent power rail shorting to gate structure |
10236213, | Mar 12 2018 | GLOBALFOUNDRIES U S INC | Gate cut structure with liner spacer and related method |
10256238, | Oct 17 2016 | Tessera, Inc | Preserving channel strain in fin cuts |
10326022, | Oct 17 2016 | International Business Machines Corporation | Self-aligned gate cut with polysilicon liner oxidation |
10347729, | Jun 20 2016 | GLOBALFOUNDRIES U S INC | Device for improving performance through gate cut last process |
10361308, | Oct 17 2016 | International Business Machines Corporation | Self-aligned gate cut with polysilicon liner oxidation |
10403734, | Jul 21 2017 | GLOBALFOUNDRIES U S INC | Semiconductor device with reduced gate height budget |
10490458, | Sep 29 2017 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of cutting metal gates and structures formed thereof |
10522538, | Jul 11 2018 | GLOBALFOUNDRIES U S INC | Using source/drain contact cap during gate cut |
10541308, | Jan 03 2017 | International Business Machines Corporation | Gate cut device fabrication with extended height gates |
10553592, | Mar 07 2017 | Semiconductor Manufacturing International (Shanghai) Corporation; SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION | Fabrication method of a semiconductor structure by a gate cutting process with multiple sidewall spacers formation in a dummy gate opening |
10566201, | Oct 30 2018 | GLOBALFOUNDRIES U S INC | Gate cut method after source/drain metallization |
10573646, | Oct 17 2016 | International Business Machines Corporation | Preserving channel strain in fin cuts |
10580773, | Sep 07 2016 | TESSERA LLC | Gate cut with integrated etch stop layer |
10586706, | Jul 14 2015 | International Business Machines Corporation; GLOBALFOUNDRIES Inc | Gate cut with high selectivity to preserve interlevel dielectric layer |
10593555, | Mar 20 2018 | GLOBALFOUNDRIES U S INC | Composite sacrificial gate with etch selective layer |
10600914, | Jan 12 2018 | GLOBALFOUNDRIES U S INC | Isolation pillar first gate structures and methods of forming same |
10622352, | Jan 25 2017 | International Business Machines Corporation | Fin cut to prevent replacement gate collapse on STI |
10651179, | Nov 12 2014 | Samsung Electronics Co., Ltd. | Integrated circuit device and method of manufacturing the same |
10658473, | Jan 03 2017 | International Business Machines Corporation | Gate cut device fabrication with extended height gates |
10665589, | Sep 07 2016 | TESSERA LLC | Gate cut with integrated etch stop layer |
10699957, | Nov 27 2018 | GLOBALFOUNDRIES U S INC | Late gate cut using selective dielectric deposition |
10811320, | Sep 29 2017 | Taiwan Semiconductor Manufacturing Company, Ltd. | Footing removal in cut-metal process |
10825811, | Feb 20 2019 | GLOBALFOUNDRIES U S INC | Gate cut first isolation formation with contact forming process mask protection |
10833077, | Nov 29 2017 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure cutting process and structures formed thereby |
10854601, | Apr 26 2018 | Samsung Electronics Co., Ltd. | Semiconductor device including gate separation region |
10861752, | Sep 29 2017 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of cutting metal gates and structures formed thereof |
10867998, | Nov 29 2017 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | Semiconductor structure cutting process and structures formed thereby |
10879073, | Oct 30 2018 | GLOBALFOUNDRIES U S INC | Insulating gate separation structure for transistor devices |
10886367, | Jan 17 2019 | International Business Machines Corporation | Forming FinFET with reduced variability |
10957544, | Jul 14 2015 | International Business Machines Corporation; GLOBALFOUNDRIES Inc. | Gate cut with high selectivity to preserve interlevel dielectric layer |
10985250, | Jan 03 2017 | International Business Machines Corporation | Gate cut device fabrication with extended height gates |
10998314, | Sep 07 2016 | TESSERA LLC | Gate cut with integrated etch stop layer |
11004944, | Jan 03 2017 | International Business Machines Corporation | Gate cut device fabrication with extended height gates |
11056398, | Jul 22 2019 | GLOBALFOUNDRIES U S INC | Forming interconnect without gate cut isolation blocking opening formation |
11114542, | Jul 21 2017 | GLOBALFOUNDRIES U S INC | Semiconductor device with reduced gate height budget |
11133217, | Mar 27 2020 | International Business Machines Corporation | Late gate cut with optimized contact trench size |
11152267, | Sep 29 2017 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of cutting metal gates and structures formed thereof |
11245018, | Nov 02 2018 | Samsung Electronics Co., Ltd. | Semiconductor device including a gate structure with a wider end portion than a linear portion |
11309317, | Mar 07 2017 | Semiconductor Manufacturing International (Shanghai) Corporation; SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION | Semiconductor structure having a dummy gate with an interlayer dielectric layer therein |
11315922, | Jan 25 2017 | International Business Machines Corporation | Fin cut to prevent replacement gate collapse on STI |
11335679, | Aug 02 2019 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
11349028, | Sep 11 2019 | GLOBALFOUNDRIES U S INC | Semiconductor device with gate cut structure |
11437287, | Jan 31 2020 | Taiwan Semiconductor Manufacturing Co., Ltd. | Transistor gates and methods of forming thereof |
11545400, | Sep 29 2017 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of cutting metal gates and structures formed thereof |
11552077, | Sep 07 2016 | TESSERA LLC | Gate cut with integrated etch stop layer |
11600617, | Apr 26 2018 | Samsung Electronics Co., Ltd. | Semiconductor device including gate separation region |
11652104, | Sep 11 2018 | Samsung Electronics Co., Ltd. | Semiconductor device and method of manufacturing the same |
11728342, | Aug 02 2019 | Samsung Electronics Co., Ltd. | Semiconductor device and method of fabricating the same |
11742350, | Sep 23 2021 | International Business Machines Corporation | Metal gate N/P boundary control by active gate cut and recess |
11776957, | Sep 07 2016 | TESSERA LLC | Gate cut with integrated etch stop layer |
11854903, | Sep 29 2017 | Taiwan Semiconductor Manufacturing Company, Ltd. | Footing removal in cut-metal process |
11855085, | Nov 29 2017 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure cutting process and structures formed thereby |
11894277, | Jan 31 2020 | Taiwan Semiconductor Manufacturing Co., Ltd. | Transistor gates and methods of forming thereof |
11923251, | Sep 29 2017 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of cutting metal gates and structures formed thereof |
11942477, | Apr 26 2018 | Samsung Electronics Co., Ltd. | Semiconductor device including gate separation region |
12074165, | Sep 07 2016 | TESSERA LLC | Gate cut with integrated etch stop layer |
9559009, | Jan 24 2014 | GLOBALFOUNDRIES U S INC | Gate structure cut after formation of epitaxial active regions |
9633906, | Jan 24 2014 | GLOBALFOUNDRIES U S INC | Gate structure cut after formation of epitaxial active regions |
9647093, | Sep 01 2015 | GLOBALFOUNDRIES U S INC | Fin cut for taper device |
9666471, | Apr 13 2015 | Marlin Semiconductor Limited | Semiconductor structure having gap within gate and cap and process thereof |
9679985, | Jun 20 2016 | GLOBALFOUNDRIES Inc. | Devices and methods of improving device performance through gate cut last process |
9721848, | Oct 28 2016 | International Business Machines Corporation | Cutting fins and gates in CMOS devices |
9805983, | Aug 19 2016 | Tessera, Inc | Multi-layer filled gate cut to prevent power rail shorting to gate structure |
9837276, | Jul 14 2015 | International Business Machines Corporation; GLOBALFOUNDRIES Inc. | Gate cut with high selectivity to preserve interlevel dielectric layer |
9911736, | Jun 14 2017 | GLOBALFOUNDRIES U S INC | Method of forming field effect transistors with replacement metal gates and contacts and resulting structure |
9935180, | Sep 01 2015 | GLOBALFOUNDRIES U S INC | Fin cut for taper device |
Patent | Priority | Assignee | Title |
8957481, | Sep 30 2010 | Institute of Microelectronics, Chinese Academy of Sciences | Semiconductor structure and method for manufacturing the same |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 22 2014 | PHAM, DANIEL T | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 032811 | /0576 | |
Apr 22 2014 | HU, ZHENYU | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 032811 | /0576 | |
May 02 2014 | GLOBALFOUNDRIES Inc. | (assignment on the face of the patent) | / | |||
Nov 27 2018 | GLOBALFOUNDRIES Inc | WILMINGTON TRUST, NATIONAL ASSOCIATION | SECURITY AGREEMENT | 049490 | /0001 | |
Oct 22 2020 | GLOBALFOUNDRIES Inc | GLOBALFOUNDRIES U S INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054633 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES U S INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 056987 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054636 | /0001 |
Date | Maintenance Fee Events |
Dec 07 2018 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Dec 07 2022 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Jun 23 2018 | 4 years fee payment window open |
Dec 23 2018 | 6 months grace period start (w surcharge) |
Jun 23 2019 | patent expiry (for year 4) |
Jun 23 2021 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 23 2022 | 8 years fee payment window open |
Dec 23 2022 | 6 months grace period start (w surcharge) |
Jun 23 2023 | patent expiry (for year 8) |
Jun 23 2025 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 23 2026 | 12 years fee payment window open |
Dec 23 2026 | 6 months grace period start (w surcharge) |
Jun 23 2027 | patent expiry (for year 12) |
Jun 23 2029 | 2 years to revive unintentionally abandoned end. (for year 12) |