A device comprises a bottom package comprising interconnect structures, first bumps on a first side and metal bumps on a second side, a semiconductor die bonded on the bottom package, wherein the semiconductor die is electrically coupled to the first bumps through the interconnect structures. The device further comprises a top package bonded on the second side of the bottom package, wherein the top package comprises second bumps, and wherein each second bump and a corresponding metal bump form a joint structure between the top package and the bottom package and an underfill layer formed between the top package and the bottom package, wherein the metal bumps are embedded in the underfill layer.
|
15. A method comprising:
attaching a plurality of metal bumps on a carrier through an adhesive layer;
attaching a semiconductor die on the carrier through the adhesive layer;
forming a molding compound layer over the carrier, wherein the semiconductor die and the metal bumps are embedded in the molding compound layer;
grinding the molding compound layer until a top surface of the semiconductor die is exposed;
forming a bottom package comprising a plurality of interconnect structures over the molding compound layer;
attaching the bottom package on a tape frame;
grinding the adhesive layer until the semiconductor die is exposed; and
mounting a top package on the bottom package, wherein the semiconductor die is located between the top package and the bottom package.
8. A device comprising:
a top package mounted on a bottom package, wherein the bottom package comprises:
a plurality of interconnection components;
a plurality of first bumps formed on a first side of the bottom package; and
a plurality of metal bumps formed on a second side of the bottom package, wherein the metal bump is of a width d1 and a height H1, and wherein d1 is greater than H1;
a semiconductor die is bonded on the second side of the bottom package, wherein:
the semiconductor die is electrically coupled to the first bumps through the interconnection components;
and
the semiconductor die is located between the top package and the bottom package, wherein a surface of a redistribution layer of the semiconductor die is in direct contact with a surface of a via of the interconnect components; and
an underfill layer formed between the top package and the bottom package, wherein a top surface of the underfill layer is level with top surfaces of the metal bumps and a bottom surface of the underfill layer is level with bottom surfaces of the metal bumps.
1. A device comprising:
a bottom package comprising:
a plurality of interconnect structures;
a plurality of first bumps formed on a first side of the bottom package; and
a plurality of metal bumps formed on a second side of the bottom package, wherein the metal bump is of a width d1 and a height H1, and wherein d1 is greater than H1, and wherein each metal bump has a planar top surface and a planar bottom surface;
a semiconductor die bonded on the second side of the bottom package, wherein the semiconductor die is electrically coupled to the first bumps through the interconnect structures and a redistribution layer of the semiconductor die is in direct contact with the interconnect structures;
a top package bonded on the second side of the bottom package, wherein:
the top package comprises a plurality of second bumps, and wherein each second bump and a corresponding metal bump form a joint structure between the top package and the bottom package; and
an underfill layer formed between the top package and the bottom package, wherein the metal bumps are embedded in the underfill layer and a bottom surface of the underfill layer is level with the planar bottom surface.
2. The device of
a top surface of the semiconductor die is exposed outside the underfill layer.
4. The device of
the metal bumps are flattened balls, and wherein each metal bump is a portion of a ball.
5. The device of
a gap between the underfill layer and the top package.
7. The device of
the first bumps are formed of solder, copper and any combination thereof; and
the second bumps are formed of solder, copper and any combination thereof.
9. The device of
a plurality of second bumps formed on the top package, wherein the second bumps and the metal bumps form a plurality of joint structures.
10. The device of
the joint structures are located between the top package and the bottom package.
11. The device of
a top surface of the semiconductor die is exposed outside the underfill layer.
12. The device of
the interconnection components comprise at least a metal line formed in an inter-metal dielectric layer.
16. The method of
an inter-metal dielectric (IMD) layer;
a metal line formed in the IMD layer; and
a redistribution layer formed over the IMD layer.
17. The method of
attaching the top package on the bottom package; and
applying a reflow process so that the top package is bonded on the bottom package to form a package-on-package structure.
18. The method of
providing a semiconductor wafer comprising a plurality of semiconductor dies;
depositing a protection layer on a front side of the semiconductor wafer;
thinning a backside of the semiconductor wafer until the semiconductor dies are exposed; and
sawing the semiconductor wafer to form the semiconductor die.
19. The method of
grinding the molding compound layer until the protection layer is removed.
20. The method of
after the step of attaching the plurality of metal bumps on the carrier through the adhesive layer, applying a pressure from a metal plate to the metal bumps until the metal bumps are partially pressed into the adhesive layer.
|
This application is related to U.S. Provisional Patent Application No. 61/793,543, filed Mar. 15, 2013, entitled “Package-on-Package Structure and Method of Forming Same” which application is also hereby incorporated herein by reference in its entirety.
The semiconductor industry has experienced rapid growth due to improvements in the integration density of a variety of electronic components (e.g., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from shrinking the semiconductor process node (e.g., shrink the process node towards the sub-20 nm node). As the demand for miniaturization, higher speed and greater bandwidth, as well as lower power consumption and latency has grown recently, there has grown a need for smaller and more creative packaging techniques of semiconductor dies.
As semiconductor technologies further advance, package-on-package semiconductor devices have emerged as an effective alternative to further reduce the physical size of a semiconductor device. In a package on package semiconductor device, active circuits such as logic, memory, processor circuits and the like are fabricated on different wafers and packages. Two or more packages are installed on top of one another, i.e. stacked, with a standard interface to route signals between them. Much higher density can be achieved by employing package on package semiconductor devices. Furthermore, package on package semiconductor devices can achieve smaller form factors, cost-effectiveness, increased performance and lower power consumption.
For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the various embodiments and are not necessarily drawn to scale
The making and using of the presently embodiments are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the disclosure, and do not limit the scope of the disclosure.
The present disclosure will be described with respect to embodiments in a specific context, namely a package-on-package semiconductor device with a plurality of flattened metal bumps formed between a top package and a bottom package of the package-to-package semiconductor device. The embodiments of the disclosure may also be applied, however, to a variety of semiconductor devices. Hereinafter, various embodiments will be explained in detail with reference to the accompanying drawings.
As shown in
Furthermore, the metal bump such as metal bump 114 is of a first planar surface in direct contact with interconnect structures of the bottom package 102. On the other hand, the second planar surface of the metal bump such as metal bump 114 is in direct contact with the solder balls 304. The connection between the metal bump 114 and the solder ball 304 may be generated by a reflow process.
In some embodiments, metal bumps 114 and 116 are formed of metal materials such as copper. Throughout the description, the bumps 114 and 116 are alternatively referred to as metal bumps or copper balls 114 and 116. In alternative embodiments, the bumps 114 and 116 may be copper-core solder balls.
A plurality of bumps 104 is formed on a first side of the bottom package 102. There may be a plurality of under bump metallization (UBM) structures formed underneath the bumps 104. The detailed formation processes of the bumps 104 and the UBM structures will be described below with respect to
A semiconductor die 202 is bonded on a second side of the bottom package 102. The input/output terminals such as contacts are in direct contact with the interconnect structures of the bottom package 102. This configuration of the semiconductor die and the bottom package is different from conventional package-on-package semiconductor devices having a plurality of bumps such as micro bumps coupled between a semiconductor die and a bottom package. The detailed bonding process as well as the structure of the semiconductor die 202 will be described below with respect to
As shown in
It should be noted that the number of bumps (e.g., copper balls 114 and 116) shown in
As shown in
In order to give a basic insight of the inventive aspects of various embodiments, the semiconductor dies 202 are drawn without details. However, it should be noted that the semiconductor dies 202 may comprise basic semiconductor layers such as active circuit layers, substrate layers, inter-layer dielectric (ILD) layers and inter-metal dielectric (IMD) layers (not shown respectively).
The semiconductor dies 202 may comprise a substrate (not shown). The substrate may be a silicon substrate. Alternatively, the substrate may be a silicon-on-insulator substrate. The substrate may further comprise a variety of electrical circuits (not shown). The electrical circuits formed on the substrate may be any type of circuitry suitable for a variety of applications such as logic circuits.
In some embodiments, the electrical circuits may include various n-type metal-oxide semiconductor (NMOS) and/or p-type metal-oxide semiconductor (PMOS) devices such as transistors, capacitors, resistors, diodes, photo-diodes, fuses and the like. The electrical circuits may be interconnected to perform one or more functions. The functions may include memory structures, processing structures, sensors, amplifiers, power distribution, input/output circuitry or the like. One of ordinary skill in the art will appreciate that the above examples are provided for illustrative purposes only to further explain applications of the present disclosure and are not meant to limit the present disclosure in any manner.
An isolation layer (not shown) is formed on the substrate. The isolation layer may be formed, for example, of a dielectric material, such as silicon oxide. The isolation layer may be formed by any suitable method known in the art, such as spinning, chemical vapor deposition (CVD), plasma enhanced CVD (PECVD) and/or the like. It should also be noted that one skilled in the art will recognize that the isolation layer may further comprise a plurality of dielectric layers.
A redistribution layer 204 is formed on the isolation layer. The active circuit layer (not shown) of the semiconductor dies 202 may be bridged by the redistribution layer so that the active circuit layer of the semiconductor dies (e.g., semiconductor die 202) can be electrically coupled to external circuits. It should be noted that while
A protection layer 203 is formed over the front side of semiconductor wafer 201. The protection layer 203 may be formed suitable materials such as polymer, silicon nitride, photoresist materials, any combinations thereof and/or the like.
In accordance with an embodiment, the thickness of the semiconductor wafer 201 may be reduced to a range from about 20 um to about 50 um. In alternative embodiments, the thinning process is applied to the backside of the semiconductor wafer 201 until the embedded semiconductor dies 202 become exposed.
An adhesive layer 506 may be spin-coated on the release layer 504. The adhesive layer 506 may be formed of suitable materials such as polymer and/or the like. In alternative embodiments, the adhesive layer 506 may be suitable tapes such as die attach film (DAF), non-conductive film (NCF) and/or the like. The adhesive layer 506 may be removed by using chemical solvent, chemical mechanical polishing (CMP) and/or the like.
The underfill material layer 210 may fill the gaps between the semiconductor dies 202 and bumps mounted on top of the carrier 502. In some embodiments, the underfill material layer 210 may be formed of an epoxy, which is dispensed at the gaps between the bumps and the semiconductor die 202. The epoxy may be applied in a liquid form, and may harden after a curing process.
In alternative embodiments, the underfill material layer 210 may be formed of curable materials such as polymer based materials, resin based materials, polyimide, epoxy and any combinations of thereof. The underfill material layer 210 can be formed by any suitable dispense techniques.
As shown in
The interconnect structures may include an ILD layer, an IMD layer, a metal line and a redistribution layer. Throughout the description, the dielectric layer in which contact plugs are formed is referred to as an ILD layer, and the dielectric layers over the ILD are referred to as IMD layers. The metal lines are formed in the IMD layers. The redistribution layer is formed over the IMD layers.
This interconnect structure shown in
The ILD layer may be formed, for example, of a low-K dielectric material, such as silicon oxide, phosphosilicate glass (PSG), borophosphosilicate glass (BPSG), fluorinated silicate glass (FSG), SiOxCy, Spin-On-Glass, Spin-On-Polymers, silicon carbon material, compounds thereof, composites thereof, combinations thereof or the like, by any suitable method known in the art, such as spinning, CVD, and PECVD.
One or more IMD layers and the associated metal lines (not shown) are formed over the ILD layer. Generally, the one or more IMD layers and the associated metal lines are used to interconnect the electrical circuitry to each other and to provide an external electrical connection. The IMD layers are preferably formed of a low-K dielectric material, such as fluorosilicate glass (FSG) formed by PECVD techniques or high-density plasma chemical vapor deposition (HDPCVD) or the like
It should be noted the interconnect structure may comprise a plurality of metal lines 1402. The metal lines 1402 are used to interconnect the integrated circuit devices. The metal lines 1402 may be formed in different layers and separated by the ILD layer and a plurality of IMD layers.
One skilled in the art will recognize that the interconnect structure may comprise more inter-metal dielectric layers and the associated metal lines and plugs. In particular, the layers between the metallization layers may be formed by alternating layers of dielectric (e.g., extremely low-k dielectric material) and conductive materials (e.g., copper).
The metal lines 1402 may be formed of metal materials such as copper, copper alloys, aluminum, silver, gold, any combinations thereof and/or the like. The metal lines 1402 may be formed by a dual damascene process, although other suitable techniques such as deposition, single damascene may alternatively be used. The dual damascene process is well known in the art, and hence is not discussed herein
The redistribution layer 1404 may be a single material layer, or a multi-layered structure and may be made of metals such as titanium, titanium nitride, aluminum, tantalum, copper and combinations thereof. The redistribution layer 1404 may be made by any suitable method known in the art such as physical vapor deposition (PVD), sputter, CVD, electroplating and/or the like.
The bumps 104 are input/output (I/O) pads or interconnection bumps of the semiconductor device. In some embodiments, the bumps 104 may be formed of copper. In accordance with another embodiment, the bumps 104 may be a plurality of solder balls 104. In some embodiments, the solder balls 104 may comprise SAC405. SAC405 comprises 95.5% Sn, 4.0% Ag and 0.5% Cu. Alternatively, the bumps 104 may be a plurality of land grid array (LGA) pads.
As shown in
It should be noted while
The top package 302 may be bonded on the bottom package 102 through a reflow process. The bonding process comprises placing the solder balls of the top package 302 against the respective metal bumps 114 and 116 on top of the front side of the bottom package 102. A reflow process is then performed to melt solder balls, thereby forming a joint structure between the top package 302 and the bottom package 102 and electrically connecting the metal bumps to the solder balls. It should be noted the prior to the reflow process, the metal bumps 114 and 116 are of a planar surface. After the reflow process, a solder ball and a corresponding metal bump may form an intermetallic compound (IMC) layer. As such, the top surface of the metal bumps 114 and 116 is not planar.
In accordance with an embodiment, a device comprises a bottom package comprising a plurality of interconnect structures, a plurality of first bumps formed on a first side of the bottom package and a plurality of metal bumps formed on a second side of the bottom package, wherein the metal bump is of a width D1 and a height H1, and wherein D1 is greater than H1.
The device further comprises a semiconductor die bonded on the second side of the bottom package, wherein the semiconductor die is electrically coupled to the first bumps through the interconnect structures, a top package bonded on the second side of the bottom package, wherein the top package comprises a plurality of second bumps, and wherein each second bump and a corresponding metal bump form a joint structure between the top package and the bottom package and an underfill layer formed between the top package and the bottom package, wherein the metal bumps are embedded in the underfill layer.
In accordance with an embodiment, a device comprises a top package mounted on a bottom package, wherein the bottom package comprises a plurality of interconnection components, a plurality of first bumps formed on a first side of the bottom package and a plurality of metal bumps formed on a second side of the bottom package, wherein the metal bump is of a width D1 and a height H1, and wherein D1 is greater than H1.
The device further comprises a semiconductor die is bonded on the second side of the bottom package, wherein the semiconductor die is electrically coupled to the first bumps through the interconnection components, interconnect structures of the semiconductor die are in direct contact with the interconnection components of the bottom package and the semiconductor die is located between the top package and the bottom package and an underfill layer formed between the top package and the bottom package.
In accordance with an embodiment, a method comprises attaching a plurality of metal bumps on a carrier through an adhesive layer, attaching a semiconductor die on the carrier through the adhesive layer, forming a molding compound layer over the carrier, wherein the semiconductor die and the metal bumps are embedded in the molding compound layer, grinding the molding compound layer until a top surface of the semiconductor die is exposed, forming a bottom package comprising a plurality of interconnect structures over the molding compound layer, attaching the bottom package on a tape frame, grinding the adhesive layer until the semiconductor die is exposed and mounting a top package on the bottom package, wherein the semiconductor die is located between the top package and the bottom package.
Although embodiments of the present disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims.
Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Liu, Chung-Shi, Chen, Wei-Yu, Lin, Chih-Wei, Cheng, Ming-Da, Lu, Wen-Hsiung, Kuo, Hsuan-Ting
Patent | Priority | Assignee | Title |
10964673, | Oct 13 2016 | TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD. | Semiconductor device and manufacturing method of the same |
10971376, | Jan 15 2018 | Samsung Electronics Co., Ltd. | Printed circuit board with protective member and method of manufacturing semiconductor package having the same |
11676890, | Jul 15 2020 | Samsung Electronics Co., Ltd. | Semiconductor package and package-on-package including the same |
11916028, | Jul 27 2017 | Taiwan Semiconductor Manufacturing Company, Ltd. | Package structure and method of forming the same |
11961795, | Jul 15 2020 | Samsung Electronics Co., Ltd. | Semiconductor package and package-on-package including the same |
Patent | Priority | Assignee | Title |
20080080111, | |||
20080284001, | |||
20100213591, | |||
20110156250, | |||
KR1020130008666, | |||
KR20100095268, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 07 2013 | LIN, CHIH-WEI | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030476 | /0440 | |
May 07 2013 | LU, WEN-HSIUNG | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030476 | /0440 | |
May 07 2013 | KUO, HSUAN-TING | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030476 | /0440 | |
May 07 2013 | CHEN, WEI-YU | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030476 | /0440 | |
May 07 2013 | CHENG, MING-DA | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030476 | /0440 | |
May 07 2013 | LIU, CHUNG-SHI | Taiwan Semiconductor Manufacturing Company, Ltd | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 030476 | /0440 | |
May 23 2013 | Taiwan Semiconductor Manufacturing Company, Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 30 2019 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 30 2023 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 15 2019 | 4 years fee payment window open |
Sep 15 2019 | 6 months grace period start (w surcharge) |
Mar 15 2020 | patent expiry (for year 4) |
Mar 15 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 15 2023 | 8 years fee payment window open |
Sep 15 2023 | 6 months grace period start (w surcharge) |
Mar 15 2024 | patent expiry (for year 8) |
Mar 15 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 15 2027 | 12 years fee payment window open |
Sep 15 2027 | 6 months grace period start (w surcharge) |
Mar 15 2028 | patent expiry (for year 12) |
Mar 15 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |