Embodiments of the present description include stacked microelectronic dice embedded in a microelectronic substrate and methods of fabricating the same. In one embodiment, at least one first microelectronic die is attached to a second microelectronic die, wherein an underfill material is provided between the second microelectronic die and the at least one first microelectronic die. The microelectronic substrate is then formed by laminating the first microelectronic die and the second microelectronic die in a substrate material.
|
9. A microelectronic device, comprising:
at least one first microelectronic die embedded in a first laminate layer;
a second microelectronic die embedded in a second laminate layer, wherein the at least one first microelectronic die is attached to the second microelectronic die with a plurality of interconnects, wherein a portion of the first laminate layer contacts the second laminate layer forming an interface layer, and wherein the first laminate layer and the second laminate layer form a microelectronic substrate; and
an underfill material disposed between the at least one first microelectronic die and the second microelectronic die.
1. A microelectronic device, comprising:
at least one first microelectronic die;
a second microelectronic die, wherein the at least one first microelectronic die is attached to the second microelectronic die with a plurality of interconnects;
an underfill material disposed between the at least one first microelectronic die and the second microelectronic die; and
wherein the at least one first microelectronic die and the second microelectronic die are embedded within a microelectronic substrate, wherein the microelectronic substrate comprises a first laminate layer and a second laminate layer; wherein an interface forms between the first laminate layer and the second laminate layer, and wherein the interface abuts one of the underfill material, the first microelectronic die, and the second microelectronic die.
2. The microelectronic device of
3. The microelectronic device of
4. The microelectronic device of
5. The microelectronic device of
6. The microelectronic device of
7. The microelectronic device of
8. The microelectronic device of
10. The microelectronic device of
11. The microelectronic device of
12. The microelectronic device of
13. The microelectronic device of
14. The microelectronic device of
15. The microelectronic device of
16. The microelectronic device of
17. The microelectronic device of
18. The microelectronic device of
19. The microelectronic device of
20. The microelectronic device of
|
Embodiments described herein generally related to microelectronic devices that include stacked microelectronic dice embedded within a microelectronic substrate.
Higher performance, lower cost, increased miniaturization of integrated circuit components, and greater packaging density of integrated circuits are ongoing goals of the microelectronic industry. One method to achieve at least some of these goals is to stack the microelectronic dice. These stacked microelectronic dice may then be mounted on a microelectronic substrate that provides electrical communication routes between the microelectronic dice and external components. However, the stacked microelectronic dice may result in a z-height (e.g. thickness) that is too great for use in thin form factor devices, such as cellular phones, tablets, and the like. Thus, the stacked microelectronic dice may be embedded within the microelectronic substrate by a lamination process to reduce the z-height. However, microelectronic dice are relatively fragile and in a stacked configuration may be susceptible to cracking during the lamination process.
The subject matter of the present disclosure is particularly pointed out and distinctly claimed in the concluding portion of the specification. The foregoing and other features of the present disclosure will become more fully apparent from the following description and appended claims, taken in conjunction with the accompanying drawings. It is understood that the accompanying drawings depict only several embodiments in accordance with the present disclosure and are, therefore, not to be considered limiting of its scope. The disclosure will be described with additional specificity and detail through use of the accompanying drawings, such that the advantages of the present disclosure can be more readily ascertained, in which:
In the following detailed description, reference is made to the accompanying drawings that show, by way of illustration, specific embodiments in which the claimed subject matter may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the subject matter. It is to be understood that the various embodiments, although different, are not necessarily mutually exclusive. For example, a particular feature, structure, or characteristic described herein, in connection with one embodiment, may be implemented within other embodiments without departing from the spirit and scope of the claimed subject matter. In addition, it is to be understood that the location or arrangement of individual elements within each disclosed embodiment may be modified without departing from the spirit and scope of the claimed subject matter. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the subject matter is defined only by the appended claims, appropriately interpreted, along with the full range of equivalents to which the appended claims are entitled. In the drawings, like numerals refer to the same or similar elements or functionality throughout the several views, and that elements depicted therein are not necessarily to scale with one another, rather individual elements may be enlarged or reduced in order to more easily comprehend the elements in the context of the present description.
Embodiments of the present description relate to the field of embedding stacked microelectronic dice in a microelectronic substrate. In one embodiment, at least one first microelectronic die may be attached to a second microelectronic die, wherein an underfill material is provided between the at least one first microelectronic die and the second microelectronic die. A microelectronic substrate may then be formed by laminating the at least one first microelectronic die and the second microelectronic in a substrate material.
In one embodiment, as shown in
Both the first microelectronic die 102 and the second microelectronic die 122 may be any appropriate microelectronic component, including active components such as a microprocessor, a chipset, a graphics device, a wireless device, a memory device, an application specific integrated circuit, or the like, and one of the first microelectronic die 102 and the second microelectronic die 122 may be a passive component, such as a resistor, capacitor, inductor, and the like.
The interconnects 142 may be made any appropriate material, including, but not limited to, solders and conductive filled epoxies. Solder materials may include may be any appropriate material, including but not limited to, lead/tin alloys, such as 63% tin/37% lead solder, or lead-free solders, such a pure tin or high tin content alloys (e.g. 90% or more tin), such as tin/bismuth, eutectic tin/silver, ternary tin/silver/copper, eutectic tin/copper, and similar alloys. When the first microelectronic die 102 is attached to the second microelectronic die 122 with interconnects 142 made of solder, the solder is reflowed, either by heat, pressure, and/or sonic energy to secure the solder between the first microelectronic die bond pads 104 and the second microelectronic bond pads 124.
As further shown in
In another embodiment, as shown in
As shown in
If the underfill material 152 were not present between the first microelectronic die 102 and the second microelectronic die 122, the pressure 166 brought to bear on the first laminate layer 162 and the second laminate layer 164 could result in at least one of the first microelectronic die 102 and the second microelectronic die 122 cracking
As further illustrated in
As shown in
The following examples pertain to further embodiments, wherein Example 1 is a microelectronic device, comprising at least one first microelectronic die; a second microelectronic die, wherein the at least one first microelectronic die is attached to the second microelectronic die with a plurality of interconnects; an underfill material disposed between the at least one first microelectronic die and the second microelectronic die; and wherein the at least one first microelectronic die and the second microelectronic die are embedded within a microelectronic substrate.
In Example 2, the subject matter of Example 1 can optionally include an active surface at least one of the first microelectronic die and the second microelectronic die being attached to the other of the first microelectronic die and the second microelectronic die with the plurality of interconnects.
In Example 3, the subject matter of any of Examples 1 and 2 can optionally include at least one of the first microelectronic die and the second microelectronic die including at least one through-silicon via.
In Example 4, the subject matter of Example 3 can optionally include at least one through silicon via at a back surface at least one of the first microelectronic die and the second microelectronic die being attached to the other of the first microelectronic die and the second microelectronic die with the plurality of interconnects.
In Example 5, the subject matter of any of Examples 1-4 can optionally include the microelectronic substrate having a first surface proximate the first microelectronic die and a second surface proximate the second microelectronic die.
In Example 6, the subject matter of any of Examples 1-5 can optionally include an interconnect layer on at least one of the microelectronic substrate first surface and the microelectronic substrate second surface.
In Example 7, the subject matter of any of Examples 1-6 can optionally include an external interconnect on the interconnect layer.
In Example 8, the subject matter of any of Examples 1-7 can optionally include the microelectronic substrate comprising a first laminate layer and a second laminate layer.
In Example 9, the subject matter of Example 8 can optionally include an interface formed between the first laminate layer and the second laminate layer, and wherein the interface abuts one of the interface material, the first microelectronic die, and the second microelectronic die.
In Example 10, the subject matter of any of Examples 1-9 can optionally include at least one conductive via within the microelectronic substrate.
The following examples pertain to further embodiments, wherein Example 11 is a method of forming a microelectronic device, comprising attaching at least one first microelectronic die to a second microelectronic die with a plurality of interconnects; disposing an underfill material between the at least one first microelectronic die and the second microelectronic die after attachment; positioning a first laminate layer proximate the at least one first microelectronic die; positioning a second laminate layer proximate the second microelectronic die; and bringing pressure to bear on the first laminate layer and the second laminate layer to form a microelectronic substrate embedding the at least one first microelectronic die and the second microelectronic die therein.
In Example 12, the subject matter of Example 11 can optionally include disposing the underfill material between the at least one first microelectronic die and the second microelectronic die after attachment by capillary action.
In Example 13, the subject matter of any of Examples 11-12 can optionally include attaching an active surface at least one of the first microelectronic die and the second microelectronic die to the other of the first microelectronic die and the second microelectronic die with the plurality of interconnects.
In Example 14, the subject matter of any of Examples 11-13 can optionally include at least one through silicon via at a back surface of at least one of the first microelectronic die and the second microelectronic die to the other of the first microelectronic die and the second microelectronic die with the plurality of interconnects.
In Example 15, the subject matter of any of Examples 11-14 can optionally include bringing pressure to bear on the first laminate layer and the second laminate layer to form the microelectronic substrate having a first surface proximate the at least one first microelectronic die and a second surface proximate the second microelectronic die.
In Example 16, the subject matter of any of Examples 11-15 can optionally include forming an interconnect layer on at least one of the microelectronic substrate first surface and the microelectronic substrate second surface.
In Example 17, the subject matter of any of Examples 11-16 can optionally include forming an external interconnect on the interconnect layer.
In Example 18, the subject matter of any of Examples 11-17 can optionally include forming at least one conductive via within the microelectronic substrate.
The following examples pertain to further embodiments, wherein Example 19 is a method of forming a microelectronic device, comprising disposing an underfill material on the at least one of a first microelectronic die and the second microelectronic die; attaching at least one first microelectronic die to a second microelectronic die with a plurality of interconnects extending through the underfill material; positioning a first laminate layer proximate the at least one first microelectronic die; positioning a second laminate layer proximate the second microelectronic die; and bringing pressure to bear on the first laminate layer and the second laminate layer to form a microelectronic substrate embedding the at least one first microelectronic die and the second microelectronic die therein.
In Example 20, the subject matter of Example 19 can optionally include attaching an active surface at least one of the first microelectronic die and the second microelectronic die to the other of the first microelectronic die and the second microelectronic die with the plurality of interconnects.
In Example 21, the subject matter of any of Examples 19-20 can optionally include at least one through silicon via at a back surface of at least one of the first microelectronic die and the second microelectronic die to the other of the first microelectronic die and the second microelectronic die with the plurality of interconnects.
In Example 22, the subject matter of any of Examples 19-21 can optionally include bringing pressure to bear on the first laminate layer and the second laminate layer to form the microelectronic substrate having a first surface proximate the at least one first microelectronic die and a second surface proximate the second microelectronic die.
In Example 23, the subject matter of any of Examples 19-22 can optionally include forming an interconnect layer on at least one of the microelectronic substrate first surface and the microelectronic substrate second surface.
In Example 24, the subject matter of any of Examples 19-23 can optionally include forming an external interconnect on the interconnect layer.
In Example 25, the subject matter of any of Examples 19-24 can optionally include forming at least one conductive via within the microelectronic substrate.
It is understood that the subject matter of the present description is not necessarily limited to specific applications illustrated in
Having thus described in detail embodiments of the present invention, it is understood that the invention defined by the appended claims is not to be limited by particular details set forth in the above description, as many apparent variations thereof are possible without departing from the spirit or scope thereof.
Meyer, Thorsten, Barth, Hans-Joachim, Albers, Sven, Molzer, Wolfgang, Mahnkopf, Reinhard, Memmler, Bernd, Goetz, Edmund
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6768209, | Feb 03 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | UNDERFILL COMPOUNDS INCLUDING ELECTRICALLY CHARGED FILLER ELEMENTS, MICROELECTRONIC DEVICES HAVING UNDERFILL COMPOUNDS INCLUDING ELECTRICALLY CHARGED FILLER ELEMENTS, AND METHODS OF UNDERFILLING MICROELECTRONIC DEVICES |
6820329, | Dec 14 2001 | Advanced Semiconductor Engineering, Inc. | Method of manufacturing multi-chip stacking package |
20050189632, | |||
20120049364, | |||
20140312511, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 17 2013 | MEYER, THORSTEN | Intel Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033560 | /0390 | |
Sep 18 2013 | MAHNKOPF, REINHARD | Intel Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033560 | /0390 | |
Sep 18 2013 | MOLZER, WOLFGANG | Intel Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033560 | /0390 | |
Sep 18 2013 | BARTH, HANS-JOACHIM | Intel Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033560 | /0390 | |
Sep 18 2013 | ALBERS, SVEN | Intel Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033560 | /0390 | |
Sep 19 2013 | GOETZ, EDMUND | Intel Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033560 | /0390 | |
Sep 24 2013 | Intel Corporation | (assignment on the face of the patent) | / | |||
Apr 15 2014 | MEMMLER, BERND | Intel Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 033560 | /0390 |
Date | Maintenance Fee Events |
Jun 24 2016 | ASPN: Payor Number Assigned. |
Dec 05 2019 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 20 2023 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Jun 21 2019 | 4 years fee payment window open |
Dec 21 2019 | 6 months grace period start (w surcharge) |
Jun 21 2020 | patent expiry (for year 4) |
Jun 21 2022 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 21 2023 | 8 years fee payment window open |
Dec 21 2023 | 6 months grace period start (w surcharge) |
Jun 21 2024 | patent expiry (for year 8) |
Jun 21 2026 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 21 2027 | 12 years fee payment window open |
Dec 21 2027 | 6 months grace period start (w surcharge) |
Jun 21 2028 | patent expiry (for year 12) |
Jun 21 2030 | 2 years to revive unintentionally abandoned end. (for year 12) |