A power amplifier of the present invention comprises a first cascode including a mosfet and a jfet and a first capacitor electrically connected between the source and the drain of the jfet. Two such power amplifiers in parallel form a differential power amplifier. In the differential amplifier a second capacitor can be electrically connected between the source and the drain of the second jfet. Another differential power amplifier comprises a first capacitor electrically connected between the gate of the first mosfet and the source of the second mosfet, and a second capacitor electrically connected between the gate of the second mosfet and the source of the first mosfet. Some of these differential power amplifiers also include capacitors electrically connected between the sources and the drains of the jfets.
|
1. A power amplifier comprising:
a first cascode including
a first mosfet having a source, a drain, and a gate, and
a first jfet having a source, a drain, and a gate,
the drain of the first mosfet being coupled to the source of the first jfet;
a first capacitor electrically connected between the source of the first jfet and the drain of the first jfet;
a second cascode including
a second mosfet having a source, a drain, and a gate, and
a second jfet having a source, a drain, and a gate,
the drain of the second mosfet being coupled to the source of the second jfet; and
a second capacitor electrically connected between the source of the second jfet and the drain of the second jfet.
8. A differential power amplifier comprising:
a first cascode including
a first mosfet having a source, a drain, and a gate, and
a first jfet having a source, a drain, and a gate,
the drain of the first mosfet being coupled to the source of the first jfet;
a second cascode including
a second mosfet having a source, a drain, and a gate, and
a second jfet having a source, a drain, and a gate,
the drain of the second mosfet being coupled to the source of the second jfet;
a first capacitor electrically connected between the gate of the first mosfet and the source of the second mosfet;
a second capacitor electrically connected between the gate of the second mosfet and the source of the first mosfet;
a first inductor electrically connected between ground and the source of the first mosfet; and
a second inductor electrically connected between ground and the source of the second mosfet.
2. The power amplifier of
3. The power amplifier of
5. The power amplifier of
a third capacitor electrically connected between the gate of the first mosfet and the source of the second mosfet;
a fourth capacitor electrically connected between the gate of the second mosfet and the source of the first mosfet;
a first inductor electrically connected between ground and the source of the first mosfet; and
a second inductor electrically connected between ground and the source of the second mosfet.
9. The differential power amplifier of
10. The differential power amplifier of
|
This application claims priority under 35 U.S.C. 119 to EPO Patent Application No. 15306734.3 filed on Oct. 30, 2015 and also entitled “Capacitive Cross-Coupling and Harmonic Rejection” which is incorporated herein by reference. This application is also related to U.S. patent application Ser. No. 14/531,754 filed on Nov. 3, 2014 and entitled “Electronic Circuits including a MOSFET and a Dual-Gate JFET” which is incorporated herein by reference.
Field of Invention
The present invention relates generally to RF circuits and more particularly to RF amplifiers.
Related Art
An exemplary single-ended power amplifier circuit of the present invention comprises a first cascode including a first MOSFET and a first JFET. The first MOSFET has a source, a drain, and a gate, and the first JFET also includes a source, a drain, and a gate. In the cascode arrangement the drain of the first MOSFET is coupled to the source of the first JFET. This exemplary power amplifier further comprises a first capacitor electrically connected between the source of the first JFET and the drain of the first JFET. In various embodiments the gate of the first MOSFET is coupled to an input signal source and the gate of the first JFET is coupled to ground.
Two single-ended power amplifiers in parallel form a differential power amplifier additionally comprising a second cascode including a second MOSFET having a source, a drain, and a gate, and a second JFET having a source, a drain, and a gate, where the drain of the second MOSFET being coupled to the source of the second JFET. In the differential amplifier a second capacitor is electrically connected between the source of the second JFET and the drain of the second JFET. In some of these embodiments the gate of the first MOSFET and the gate of the second MOSFET are both coupled to an input signal source and the gate of the first JFET and the gate of the second JFET are both coupled to ground.
Another exemplary power amplifier circuit of the present invention is a differential power amplifier and comprises a first cascode including a first MOSFET and a first JFET and a second cascode including a second MOSFET and a second JFET. This exemplary power amplifier further comprises a first capacitor electrically connected between the gate of the first MOSFET and the source of the second MOSFET, and a second capacitor electrically connected between the gate of the second MOSFET and the source of the first MOSFET. Embodiments of this amplifier further comprise a first inductor electrically connected between ground and the source of the first MOSFET, and a second inductor electrically connected between ground and the source of the second MOSFET. In some of these embodiments, the gate of the first MOSFET and the gate of the second MOSFET can both be coupled to an input signal source and the gate of the first JFET and the gate of the second JFET can both be coupled to ground.
In further embodiments the differential power amplifier further comprises a third capacitor electrically connected between the source of the first JFET and the drain of the first JFET. Some of these embodiments further comprise a fourth capacitor electrically connected between the source of the second JFET and the drain of the second JFET.
The present invention describes RF amplifier circuits that provide greater linearity, and other benefits described herein. Both single-ended and differential amplifier embodiments can include a capacitor disposed in parallel to the JFET to reject and attenuate various harmonics that otherwise waste power. In other embodiments, a differential amplifier includes two capacitors cross-coupling the two halves of a differential amplifier circuit such as the differential amplifier with two halves shown in
The addition of the capacitor 210 to each circuit 100 reduces the amount of power that would otherwise end up in harmonics (in some cases up to the 5th order) at the output of the circuit 100 at constant output power, POUT. Since less power is lost to harmonics, the present invention results in a reduction in the consumed power at the output of the circuit 100 in the order of 8% at constant POUT. This reduction of consumed power results, in turn, in a reduction of the output power loss of the circuit 100 thereby improving its linear efficiency.
More specifically, addition of the capacitor 210 serves to reject the second harmonic H2 and attenuate at least the third harmonic H3 across the JFET 120, as shown in
The amplifier circuit 400 also comprises, for each circuit 100, an inductor 420 in series between ground and the source of the MOSFET 110. The capacitive cross-coupling at the source of the MOSFET 110 serves to act directly on the nonlinearity caused by the gate to source capacitance (Cgs) of the MOSFET 110. For this, the inductors 420 create a voltage difference between the ground and the cross-coupling capacitor. The capacitive cross-coupling generates a negative capacitance between the gate and the source of the MOSFET that compensates for the intrinsic capacitance of the gate to source capacitance of the MOSFET 110. The addition of a negative capacitance yields a final Cgs value that is lower than the intrinsic capacitance value of the MOSFET 110 which improves the linearity as described before. The capacitance value of cross-coupling is dependent on the size of the MOSFET 110 and the working frequency. Lowering the Cgs provides a significant improvement to the Power Added Efficiency PAE.
In the foregoing specification, the invention is described with reference to specific embodiments thereof, but those skilled in the art will recognize that the invention is not limited thereto. Various features and aspects of the above-described invention may be used individually or jointly. Further, the invention can be utilized in any number of environments and applications beyond those described herein without departing from the broader spirit and scope of the specification. The specification and drawings are, accordingly, to be regarded as illustrative rather than restrictive. It will be recognized that the terms “comprising,” “including,” and “having,” as used herein, are specifically intended to be read as open-ended terms of art. The term “connect” is differentiated herein from the term “couple” such that when two components are “connected” there are no other components disposed between them, whereas when two components are “coupled” there may be other components disposed between them.
Masliah, Denis A., Huin, Francis C., Boyavalle, Christophe
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7795968, | Jan 12 2008 | pSemi Corporation | Power ranging transmit RF power amplifier |
20050110575, | |||
20090102571, | |||
20090104873, | |||
20110050345, | |||
20120268205, | |||
20130057332, | |||
20140292287, | |||
EP1085653, | |||
EP1833162, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 02 2015 | Acco | (assignment on the face of the patent) | / | |||
Nov 16 2015 | BOYAVALLE, CHRISTOPHE | Acco | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 038392 | /0732 | |
Nov 16 2015 | HUIN, FRANCIS | Acco | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 038392 | /0732 | |
Apr 27 2016 | MASLIAH, DENIS | Acco | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 038392 | /0732 | |
Jul 01 2020 | Acco | SOMOS SEMICONDUCTOR | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 053178 | /0925 | |
Oct 30 2020 | SOMOS SEMICONDUCTOR SAS | STMICROELECTRONICS INTERNATIONAL N V | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 055220 | /0856 |
Date | Maintenance Fee Events |
Sep 25 2020 | M2551: Payment of Maintenance Fee, 4th Yr, Small Entity. |
Jun 10 2021 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Sep 19 2024 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 11 2020 | 4 years fee payment window open |
Oct 11 2020 | 6 months grace period start (w surcharge) |
Apr 11 2021 | patent expiry (for year 4) |
Apr 11 2023 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 11 2024 | 8 years fee payment window open |
Oct 11 2024 | 6 months grace period start (w surcharge) |
Apr 11 2025 | patent expiry (for year 8) |
Apr 11 2027 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 11 2028 | 12 years fee payment window open |
Oct 11 2028 | 6 months grace period start (w surcharge) |
Apr 11 2029 | patent expiry (for year 12) |
Apr 11 2031 | 2 years to revive unintentionally abandoned end. (for year 12) |