An integrated ultra wideband transceiver. The transceiver comprises a transmitter, a receiver, and at least one on-chip monopole antenna electrically connected to at least one of the transmitter or receiver for transmitting and/or receiving electrical signals. The transceiver further comprises a clock generator comprising a temperature-compensated relaxation oscillator, a baseband controller electrically connected to, and configured to exert a measure of control over, at least one the transmitter, receiver, or clock generator, and a micro-battery operative to provide operating power to each of the transmitter, receiver, clock generator, and baseband controller.
|
1. An integrated ultra wideband transceiver, comprising:
a transmitter;
a receiver;
a clock generator;
a baseband controller electrically connected to, and configured to exert a measure of control over, at least one of the transmitter, receiver, or clock generator; and
a micro-battery operative to provide operating power to each of the transmitter, receiver, clock generator, and baseband controller,
wherein the baseband controller is configured to control a duty cycle of the receiver at a frequency that is faster than a bit rate at which the receiver receives data, and such that the receiver is in an active state of operation for only a portion of each bit cycle corresponding to the bit rate, and further wherein the portion of each bit cycle that the receiver is active is less than the entirety of the bit cycle.
20. An integrated ultra wideband transceiver, comprising:
a transmitter;
a receiver;
at least one on-chip monopole antenna electrically connected to at least one of the transmitter or receiver for transmitting and/or receiving electrical signals;
a clock generator;
a baseband controller electrically connected to, and configured to exert a measure of control over, at least one of the transmitter, receiver, or clock generator; and
a micro-battery operative to provide operating power to each of the transmitter, receiver, clock generator, and baseband controller,
wherein the baseband controller is configured to control a duty cycle of the receiver at a frequency that is faster than a bit rate at which the receiver receives data, and such that the receiver is in an active state of operation for only a portion of each bit cycle corresponding to the bit rate, and further wherein the portion of each bit cycle that the receiver is active is less than the entirety of the bit cycle.
24. An integrated ultra wideband transceiver, comprising:
a transmitter;
a receiver;
a first on-chip monopole antenna electrically connected to the transmitter for transmitting electrical signals, and a second on-chip monopole antenna electrically connected to the receiver for receiving electrical signals;
a clock generator;
a baseband controller electrically connected to, and configured to exert a measure of control over, at least one of the transmitter, receiver, or clock generator;
a micro-battery operative to provide operating power to each of the transmitter, receiver, clock generator, and baseband controller;
a current limiter electrically connected between the micro-battery and at least one of the transmitter, receiver, clock generator, or baseband controller; and
an on-chip storage capacitor electrically connected to the current limiter and the at least one of the transmitter, receiver, clock generator, or baseband controller,
wherein the baseband controller is configured to control a duty cycle of the receiver at a frequency that is faster than a bit rate at which the receiver receives data, and such that the receiver is in an active state of operation for only a portion of each bit cycle corresponding to the bit rate, and further wherein the portion of each bit cycle that the receiver is active is less than the entirety of the bit cycle.
2. The transceiver of
3. The transceiver of
4. The transceiver of
5. The transceiver of
6. The transceiver of
7. The transceiver of
8. The transceiver of
9. The transceiver of
10. The transceiver of
12. The transceiver of
13. The transceiver of
14. The transceiver of
15. The transceiver of
16. The transceiver of
17. The transceiver of
18. The transceiver of
19. The transceiver of
21. The transceiver of
22. The transceiver of
23. The transceiver of
25. The transceiver of
26. The transceiver of
|
This invention was made with government support under CNS-1111541 and CNS-1035303 awarded by the National Science Foundation. The Government has certain rights in the invention.
The present disclosure relates generally to ultra wideband transceivers, and more particularly, to integrated ultra-low-power ultra wideband transceivers.
It is a reality that biomedical and “internet-of-things” applications, among others, are driving the volume of wireless sensors, and therefore, ultra wideband transceivers associated therewith, into the cubic-mm regime. At the mm-scale, complete integration of such sensor transceivers is necessary, and their operation within the limits of a micro-battery used to power the components of such sensor transceivers becomes a challenge. With CMOS scaling and ultra-low-power circuits allowing for a reduction in battery volume, the antenna and crystal, which is used to perform clocking functions, of such sensor transceivers quickly become the largest components in a cubic-mm sensor node.
According to one embodiment, an integrated ultra wideband transceiver comprises a transmitter, a receiver, and a clock generator comprising a relaxation oscillator. The transceiver further comprises a baseband controller electrically connected to, and configured to exert a measure of control over, at least one of the transmitter, receiver, and clock generator; and a micro-battery operative to provide operating power to each of the transmitter, receiver, clock generator, and baseband controller.
In accordance with another embodiment, an integrated ultra wideband transceiver comprises a transmitter, a receiver, and at least one on-chip monopole antenna electrically connected to at least one of the transmitter or receiver for transmitting and/or receiving electrical signals. The transceiver further comprises a clock generator comprising a temperature-compensated relaxation oscillator; a baseband controller electrically connected to, and configured to exert a measure of control over, at least one of the transmitter, receiver, or clock generator; and a micro-battery operative to provide operating power to each of the transmitter, receiver, clock generator, and baseband controller.
In accordance with another embodiment, an RC network comprises first resistor and a series combination of a capacitor and a second resistor, wherein the first resistor is electrically connected in circuit with the series combination of the capacitor and the second resistor.
In accordance with another embodiment, an integrated ultra wideband transceiver comprises a transmitter, a receiver, a first on-chip monopole antenna electrically connected to the transmitter for transmitting electrical signals, and a second on-chip monopole antenna electrically connected to the receiver for receiving electrical signals. The transceiver further comprises a clock generator comprising a temperature-compensated relaxation oscillator, and a baseband controller electrically connected to, and configured to exert a measure of control over, at least one of the transmitter, receiver, or clock generator. The transceiver still further comprises a micro-battery operative to provide operating power to each of the transmitter, receiver, clock generator, and baseband controller; a current limiter electrically connected between the micro-battery and at least one of the transmitter, receiver, clock generator, or baseband controller; and a storage capacitor electrically connected to the current limiter and the at least one of the transmitter, receiver, clock generator, or baseband controller.
Preferred exemplary embodiments will hereinafter be described in conjunction with the appended drawings, wherein like designations denote like elements, and wherein:
Described below are embodiments of an integrated ultra wideband transceiver. As used herein, the term “integrated” is intended to mean that the components of the transceiver are disposed on a single chip to form a “system-on-a-chip.” As will be described in greater detail below, in an embodiment, the transceiver is an impulse-radio ultra wideband (IR-UWB) transceiver having one or more on-chip monopole antennas, while in another embodiment, the transceiver may include the option of wire-bonding to an off-chip antenna. In accordance with an illustrative implementation, the transceiver is a 9.8 GHz transceiver that includes, for example, a corresponding 2 mm monopole antenna for each of the transmitter and receiver of the device. Further, rather than comprising a crystal for performing a clocking function as is conventional in many known transceiver devices, the transceiver comprises a clock generator in the form of relaxation oscillator, which, in an embodiment, may comprise a temperature-compensated relaxation oscillator. Due to modern mm-scale battery limitations, it may be desirable, in certain embodiments, to limit the peak current draw of the transceiver to <100 μA, which is far below typical power consumption of such transceivers. Furthermore, because external capacitors may be too large for mm-scale sensor nodes, duty-cycling only at the packet level may not be an option. Accordingly, in certain embodiments, the transceiver may include current limiting at the battery supply; while an integrated baseband controller or modem of the transceiver may duty-cycle the RF-front-end at the bit-level in order to operate it off integrated storage capacitance. Finally, while many conventional or known transceivers operate at <1V, in an embodiment, voltage of a micro-battery may be on the order of 3.2˜4.1V, and integrated conversion efficiency may be <80%. Thus, transceiver of the present disclosure is designed to operate various components or blocks thereof over the entire voltage range of the battery of the transceiver.
Referring now to the drawings,
The micro-battery 12 of the transceiver 10 is configured to provide operating power to various components of the transceiver 10. In an embodiment, the micro-battery 12 may have a voltage of 3.2˜4.1V and one or more components of the transceiver 10, such as, for example, the receiver 14 and the transmitter, and a combined power amplifier and electronic oscillator 34 of the transmitter 18 (e.g., the combined power amplifier and voltage controlled oscillator—PA/VCO 34), in particular, may each have an operating voltage equal or substantially equal to the voltage of the micro-battery 12. In such an instance, and with reference to
While certain components of the transceiver 10 may be operated at a voltage that is equal or substantially equal to the voltage of the micro-battery 12, other components may be operated at different voltage levels. For example, to reduce power consumption, certain components or blocks of the transceiver 10, such as, for example, the baseband controller 20, I2C controller 29, sleep controller 28, clock generator 16, and a pulse generator 36 of the transmitter 18, may operate at a voltage that is below the voltage of the micro-battery 12. For instance, in the embodiment illustrated in
In any event, in view of the limited resources of the micro-battery 12, one or more (and in an illustrative embodiment all) of the components or blocks of the transceiver 10 may have a low-power sleep state, and may be toggled back and forth between an active state and the sleep state. For example, certain components or blocks, such as, for example, the receiver 14, portions of the transmitter 18 (e.g., the combined power amplifier/oscillator 34 and the pulse generator 36), and the current limiter 24 may be duty-cycled at the bit-level by the baseband controller 20. Other components, such as, for example, the I2C controller 29, clock generator 16, and baseband controller 20 itself, may be duty-cycled at the packet-level by the sleep controller 28. In such an embodiment, the sleep controller 28 may remain “on” continuously unless and until an under-voltage condition occurs. Further, the sleep controller 28 may be configured to begin and end the wake-up procedure for each packet using, for example, I2C communication that is known in the art with modified I/Os to eliminate pull-up resistors. Accordingly, it will be appreciated by those having ordinary skill in the art that the baseband controller 20 and sleep controller 28 may each comprise any variety of electronic processing device(s), memory device(s), input/output (I/O) device(s), and/or other components (e.g., software, firmware, and middleware) required to carry out the respective functionality of the baseband controller 20 and sleep controller 28 described herein above and below. It will be further appreciated that while one particular scheme or arrangement for controlling the sleep state of one or more transceiver components has been provided, the present disclosure is not meant to be so limited. Rather, it is contemplated that other suitable schemes or techniques for controlling the sleep state of the components of the transceiver 10 may be utilized, and such embodiments remain within the spirit and scope of the present disclosure.
With continued reference to
As illustrated in
As shown in
It will be appreciated that while the receiver 14 has only been described with respect to the particular architecture described above and illustrated in
As briefly described above, in an exemplary embodiment, the transceiver 10 of the present disclosure comprises the clock generator 16 to perform a clocking function for the transceiver 10 and allow for the synchronization of the operation of various components of the transceiver 10. As illustrated in
In an embodiment, the relaxation oscillator comprises a temperature-compensated relaxation oscillator. More particularly, and with reference to
The comparator 52 has switching thresholds of VH and VL, which define the charging and discharging levels of the RC network 50. When the output of the comparator 52 is logic high, the capacitor C of the RC network 50 is being charged until the voltage becomes larger than VH. Then the output of the comparator 52 flips to the logic low state and discharges the capacitor C until the voltage reaches VL. Oscillation is achieved through back and forth charging and discharging processes, and the frequency is determined by the resistance and capacitance of the RC network 50. Accordingly, it will be appreciated that the particular values of the components of the RC network 50 may be chosen to take into account factors such as the frequency of oscillation (i.e., target reference frequency) and temperature stability. For purposes of illustration, in a non-limiting example the resistor R1 is a P+ polysilicon 24KΩ resistor, the resistor R2 is an N+ doped diffusion resistor of 28KΩ, and the capacitor C is a MIM capacitor; and the temperature coefficients for these components may be as follows: resistor R1—77 ppm/° C.; resistor R2—1810 ppm/° C.; and 15 ppm/° C.
The arrangement of the RC network 50 illustrated in
As shown in
As shown in
When Vt is equal to VDD/2, which is the switching threshold of the stacked inverters, VL can be solved as
Similarly, when the comparator output is VDD, Vt then becomes
Finally, VH can be solved by applying Vt=VDD/2 such that
In an embodiment, the value of the resistor R3 is twice the value of the resistor R4, so that VH is around ¾VDD and VL is around ¼VDD regardless of the supply voltage. Such an arrangement provides the oscillator 48 immunity to VDD variation. The last inverter flips the polarity for charging and discharging the RC network 50 to create the oscillation.
As shown in
It will be appreciated that while a particular embodiment of the relaxation oscillator 48, RC network 50, and comparator 52 is described in detail above, the present disclosure is not meant to be limited to such an embodiment. Rather, it is contemplated that other arrangements or constructions of the oscillator 48, RC network 50, and/or comparator 52 that are suitable for the purposes of this disclosure may be utilized, and such other arrangements/constructions remain within the spirit and scope of the present disclosure.
Turning back to the illustrative embodiment of the transceiver 10 illustrated in
In an embodiment, the transmitter 18 is enabled by the baseband controller 20 through the digital pulse generator 36 of the transmitter 18. In an illustrative embodiment, the pulse generator 36 has a 4-bit tuning range of 1.2 ns to 6.0 ns, and when enabled, the transmitter 18 is operable to deliver a 700 mVpp pulse to a 50Ω load, for example. Further, the center frequency of the transmitted signal may be tuned using, for example, a capacitor bank (e.g., a 7-bit capacitor bank). In the embodiment illustrated in
Transmitter 18 has been described with respect to the architecture disclosed above and illustrated in
With reference to
The above-described performance relates to one particular implementation of the transceiver 10 delivering a pulse(s) to a particular load, and the present disclosure is not intended to be limited to such an implementation. Rather, it is contemplated that the transceiver 10 may be implemented in a number of suitable ways other than that corresponding to the performance characteristics described above, and each such implementation remains within the spirit and scope of the present disclosure.
It is to be understood that the foregoing description is of one or more embodiments of the invention. The invention is not limited to the particular embodiment(s) disclosed herein, but rather is defined solely by the claims below. Furthermore, the statements contained in the foregoing description relate to the disclosed embodiment(s) and are not to be construed as limitations on the scope of the invention or on the definition of terms used in the claims, except where a term or phrase is expressly defined above. Various other embodiments and various changes and modifications to the disclosed embodiment(s) will become apparent to those skilled in the art.
As used in this specification and claims, the terms “e.g.,” “for example,” “for instance,” “such as,” and “like,” and the verbs “comprising,” “having,” “including,” and their other verb forms, when used in conjunction with a listing of one or more components or other items, are each to be construed as open-ended, meaning that the listing is not to be considered as excluding other, additional components or items. Further, the term “electrically connected” and the variations thereof is intended to encompass both wireless electrical connections and electrical connections made via one or more wires, cables, or conductors (wired connections). Other terms are to be construed using their broadest reasonable meaning unless they are used in a context that requires a different interpretation.
Wentzloff, David D., Brown, Jonathan K., Huang, Kuo-Ken, Ansari, Elnaz, Rogel, Ryan R.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6504433, | Sep 15 2000 | Qualcomm Incorporated | CMOS transceiver having an integrated power amplifier |
6967877, | Sep 09 2003 | Taiwan Semiconductor Manufacturing Co., Ltd. | Temperature detecting circuit for controlling a self-refresh period of a semiconductor memory device |
6975665, | May 26 2000 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Low power, high resolution timing generator for ultra-wide bandwidth communication systems |
20030146809, | |||
20040223535, | |||
20050105595, | |||
20050175076, | |||
20060240798, | |||
20070297812, | |||
20090021332, | |||
20100062730, | |||
20100135195, | |||
20100244976, | |||
20110012692, | |||
20120056002, | |||
20120063186, | |||
20120270500, | |||
20120297210, | |||
20130049711, | |||
20140205106, | |||
20140220910, | |||
20140233669, | |||
JP2012239189, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 17 2014 | The Regents of the University of Michigan | (assignment on the face of the patent) | / | |||
Aug 19 2015 | BROWN, JONATHAN K | The Regents of the University of Michigan | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042017 | /0941 | |
Aug 19 2015 | HUANG, KUO-KEN | The Regents of the University of Michigan | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042017 | /0941 | |
Aug 20 2015 | ANSARI, ELNAZ | The Regents of the University of Michigan | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042017 | /0941 | |
Aug 24 2015 | WENTZLOFF, DAVID D | The Regents of the University of Michigan | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042017 | /0941 | |
Apr 03 2017 | ROGEL, RYAN R | The Regents of the University of Michigan | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 042017 | /0941 |
Date | Maintenance Fee Events |
Sep 18 2020 | M2551: Payment of Maintenance Fee, 4th Yr, Small Entity. |
Nov 18 2024 | M2552: Payment of Maintenance Fee, 8th Yr, Small Entity. |
Date | Maintenance Schedule |
Jun 13 2020 | 4 years fee payment window open |
Dec 13 2020 | 6 months grace period start (w surcharge) |
Jun 13 2021 | patent expiry (for year 4) |
Jun 13 2023 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 13 2024 | 8 years fee payment window open |
Dec 13 2024 | 6 months grace period start (w surcharge) |
Jun 13 2025 | patent expiry (for year 8) |
Jun 13 2027 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 13 2028 | 12 years fee payment window open |
Dec 13 2028 | 6 months grace period start (w surcharge) |
Jun 13 2029 | patent expiry (for year 12) |
Jun 13 2031 | 2 years to revive unintentionally abandoned end. (for year 12) |