A device embedded substrate (20), includes: an insulation layer (12) including an insulation resin material; an electric or electronic device (4) embedded in the insulation layer (12); a terminal (15) serving as an electrode included in the device (4); a conductor pattern (18) formed on the surface of the insulation layer (12); and a conducting via (21) for electrically connecting the conductor pattern (18) and the terminals (15) with each other. The conducting via (21) is made up of a large-diameter section (21a) having a large diameter and a small-diameter section (21b) having a smaller diameter than that of the large-diameter section (21a), in order starting from the conductor pattern (18) toward the terminal (15). A stepped section (17) is formed between the large-diameter section (21a) and the small-diameter section (21b). The large-diameter section (21a) is formed so as to penetrate a sheet-shaped glass cloth (11) disposed in the insulation layer (12).
|
1. A device embedded substrate, comprising:
an insulation layer including an insulation resin material, the insulation layer comprising a perforated layer and a non-perforated layer;
the perforated layer formed from a fluid body, the fluid body having a thickness measuring from 30% to 90% of a thickness of the perforated layer;
an electric or electronic device embedded in the insulation layer;
a terminal serving as an electrode included in the device;
a conductor pattern formed on a surface of the insulation layer; and
a conducting via for electrically connecting the conductor pattern and the terminals with each other, wherein
the conducting via is made up of a large-diameter section having a large diameter and a small-diameter section having a smaller diameter than that of the large-diameter section, in order starting from the conductor pattern toward the terminal,
wherein the small diameter section reaches the terminal and forms a stepped section between the large-diameter section and the small-diameter section, and
the large-diameter section is formed so as to penetrate a sheet-shaped glass cloth disposed in the insulation layer.
3. A method for manufacturing a device embedded substrate, comprising:
a mounting step of bonding a metal film on a support plate having rigidity, and mounting an electric or electronic device on the metal film;
a lay-up step of passing the device through a through perforation of a perforated insulator, the through perforation through which the device is passed being formed in advance, and disposing a non-perforated insulator, in which a sheet-shaped glass cloth is embedded, at a position for covering the through perforation;
a lamination step of forming an insulation layer by pressing while heating the perforated insulator and the non-perforated insulator against each other, and embedding the device in the insulation layer;
a via forming step of forming a via which reaches a terminal included in the device from an outer side of the insulation layer; and
a pattern forming step of forming a conductor pattern on a surface of the insulation layer, and filling the via with a conductor for electrically connecting the conductor pattern with the terminal to form a conducting via; wherein
in the lay-up step, the perforated insulator is formed from a fluid body having fluidity and a rigid body having rigidity, and a thickness of the fluid body is 30% to 90% of that of the perforated insulator, and wherein
in the via forming step, after a large-diameter via having a large diameter and penetrating the glass cloth is formed, a small-diameter via having a diameter smaller than that of the large-diameter via is formed such that the small-diameter via reaches the terminal while forming a stepped section with respect to the large-diameter via.
2. The device embedded substrate according to
4. The method for manufacturing a device embedded substrate according to
in the via forming step, the glass cloth protruding into the via is removed by glass etching.
5. The method for manufacturing a device embedded substrate according to
in the lay-up step, the non-perforated insulator has a melting start temperature equal to or higher than that of the perforated insulator.
6. The method for manufacturing a device embedded substrate according to
a position of the glass cloth is controlled in a range of 40% to 90% of the thicknesses of the perforated insulator and the non-perforated insulator.
7. The method for manufacturing a device embedded substrate according to
after the pattern forming step, an outer lamination step of pressing and laminating an outer insulator made of an insulation resin material onto the conductor pattern from an outer side thereof to form a multilayer substrate is further performed, and
in the outer lamination step, pressure applied to each one of the conducting via made up of the large-diameter via and the small-diameter via is adapted to be not more than 50 gf.
8. The method for manufacturing a device embedded substrate according to
after the pattern forming step, an outer lamination step of pressing and laminating an outer insulator made of an insulation resin material onto the conductor pattern from an outer side thereof to form a multilayer substrate is further performed, and
thicknesses of the large-diameter via and the small-diameter via are not more than 15% of the thickness of the multilayer substrate.
9. The method for manufacturing a device embedded substrate according to
after the pattern forming step, an outer lamination step of pressing and laminating an outer insulator made of an insulation resin material onto the conductor pattern from an outer side thereof to form a multilayer substrate is further performed, and
a thickness of the terminal to which the small-diameter via reaches is not less than 12 μm.
|
The present invention relates to a device embedded substrate and a manufacturing method of device embedded substrate.
A device embedded substrate is described in Patent Document 1. As described in Patent Document 1, the device embedded substrate is formed by mounting an electric or electronic device on a conduction layer which serves as a conductor pattern, and embedding it in an insulation layer such as a prepreg. When the device is embedded, the device is passed through a perforation of a perforated prepreg and a perforated core material, which are hollowed in a portion corresponding to the relevant device, and a cover prepreg on which no perforation is formed is laminated thereabove and pressed. After lamination, conduction between a terminal and the conduction pattern is achieved by forming a via which is a perforation reaching an electrode terminal included in the device, and plating the inner surface thereof, or by soldering without using a via.
Such a via is typically processed by CO2 laser. In laser processing, power, a pulse width, the number of shots, and the like are specified depending on time and circumstances.
On the other hand, when conduction is desired for both faces (upper and lower faces) of the device, a via which reaches a device terminal is further formed on the opposite face. Then, the via is subjected to a plating process to achieve conduction between the device terminal and the conductor pattern.
Patent Document 1: Japanese Patent No. 4874305
However, the cover prepreg is present above the device, and this cover prepreg is not provided with a perforation for passing the device in a viewpoint of lamination wrinkles and flatness as described above, or strength thereof. Therefore, when a via is formed, it is necessary to make it penetrate a glass cloth in the cover prepreg. Since space is provided between the cover prepreg and the front face of the device during lamination, the cover prepreg is likely to droop into this portion and accordingly the glass cloth comes close to the front face of the device. In the laser processing for penetrating the glass cloth, its control is difficult and there is a risk of damaging the droop itself if the distance between the glass cloth and the droop is small.
An object of the present invention, which has been made in consideration of the above described conventional techniques, is to provide a device embedded substrate, and a manufacturing method thereof, in which even in a case where a via penetrating the glass cloth is formed, the device is not likely to be damaged during the via forming process.
In order to achieve the above object, an aspect of the present invention is directed to provide a device embedded substrate, comprising: an insulation layer including an insulation resin material; an electric or electronic device embedded in the insulation layer; a terminal serving as an electrode included in the device; a conductor pattern formed on a surface of the insulation layer; and a conducting via for electrically connecting the conductor pattern and the terminals with each other, wherein the conducting via is made up of a large-diameter section having a large diameter and a small-diameter section having a smaller diameter than that of the large-diameter section, in order starting from the conductor pattern toward the terminal, a stepped section is formed between the large-diameter section and the small-diameter section, and the large-diameter section is formed so as to penetrate a sheet-shaped glass cloth disposed in the insulation layer.
Further, the present invention provides a method for manufacturing a device embedded substrate, comprising: a mounting step of bonding a metal film on a support plate having rigidity, and mounting an electric or electronic device on the metal film; a lay-up step of passing the device through a through perforation of a perforated insulator, the through perforation through which the device is passed being formed in advance, and disposing a non-perforated insulator, in which a sheet-shaped glass cloth is embedded, at a position for covering the through perforation; a lamination step of forming an insulation layer by pressing while heating the perforated insulator and the non-perforated insulator against each other, and embedding the device in the insulation layer; a via forming step of forming a via which reaches a terminal included in the device from an outer side of the insulation layer; and a pattern forming step of forming a conductor pattern on a surface of the insulation layer, and filling the via with a conductor for electrically connecting the conductor pattern with the terminal to form a conducting via; wherein
in the lay-up step, the perforated insulator is formed from a fluid body having fluidity and a rigid body having rigidity, and a thickness of the fluid body is 30% to 90% of that of the perforated insulator, and wherein
in the via forming step, after a large-diameter via having a large diameter and penetrating the glass cloth is formed, a small-diameter via having a diameter smaller than that of the large-diameter via is formed such that the small-diameter via reaches the terminal while forming a stepped section with respect to the large-diameter via.
Preferably, in the above described via forming step, the glass cloth protruding into the via is removed by glass etching.
Preferably, in the above described lay-up step, the non-perforated insulator has a melting start temperature equal to or higher than that of the perforated insulator.
Preferably, the position of the glass cloth is controlled in a range of 40% to 90% of the thicknesses of the perforated insulator and the non-perforated insulator.
Preferably, after the pattern forming step, an outer lamination step of pressing and laminating an outer insulator made of an insulation resin material onto the conductor pattern from outside thereof to form a multilayer substrate is further performed, and in the outer lamination step, pressure applied to each one of the conducting via made up of the large-diameter via and the small-diameter via is adapted to be not more than 50 gf.
Preferably, after the pattern forming step, an outer lamination step of pressing and laminating an outer insulator made of an insulation resin material onto the conductor pattern from outside thereof to form a multilayer substrate is further performed, and the thicknesses of the large-diameter via and the small-diameter via are not more than 15% of the thickness of the multilayer substrate.
Preferably, after the pattern forming step, an outer lamination step of pressing and laminating an outer insulator made of an insulation resin material onto the conductor pattern from an outer side thereof to form a multilayer substrate is further performed, and the thickness of the terminal to which the small-diameter via reaches is not less than 12 μm.
According to the present invention, a large-diameter section and a small-diameter section are provided in a conducting via, and the large-diameter section penetrates a glass cloth. Such large-diameter section and small-diameter section are formed as a large-diameter via and a small-diameter via during via formation. Therefore, the perforating process for penetrating the glass cloth and the perforating process for making a perforation reach the terminal can be performed at optimal conditions, respectively. Providing a stepped section between the large-diameter via and the small-diameter via makes it possible to prevent the glass cloth from protruding into the via (particularly, the small-diameter via). And this makes it is possible to ensure sound adhesion of plating to the entire inner wall of the via when plating process is performed for converting it into a conducting via.
On the other hand, when the thickness of the fluid body is 30% to 90% of that of the perforated insulator, the fluid body first enters into the through perforation in the lamination step, and thus it is possible to prevent the non-perforated insulator from drooping into the through perforation. This makes it possible to prevent the glass cloth from coming close to the device in the lamination step, and to perform the processing to penetrate the glass cloth at a location apart from the device. Thus, it is possible to prevent the device from being damaged during the via forming processing.
Moreover, removing the glass cloth protruding into the via by glass etching makes it possible to ensure further adhesion of plating inside the via.
Further, using a non-perforated insulator having a melting start temperature equal to or higher than that of the perforated insulator makes it possible to cause the perforated insulator to first flow into the through perforation in the lamination step. This makes it possible to prevent the non-perforated insulator from drooping.
First, a method for manufacturing a device embedded substrate relating to the present invention will be described.
As shown in
Next, as shown in
Next, as shown in
After completion of the lamination step, the glass cloth 11 disposed in the non-perforated insulator 10 remains to be kept in parallel with the metal film 2 and the rigid body 8. That is, the glass cloth 11 will not droop into the through perforation 9 even if it is melted by heating. This is because the thickness of the fluid body 7 is made to be 30% to 90% of the thickness of the perforated insulator 6 in the above described lay-up step. Note that the reason why the upper limit of the thickness of the fluid body 7 is specified to be 90% is because it is taken into consideration that the thickness of the rigid body 8 is not less than 10% of that of the non-perforated insulator 10. Specifying as describe above results in that the fluid body 7 first flows into the through perforation 9 in the lamination step. The fluid body 7 which has entered inside the through perforation 9 results in supporting the non-perforated insulator 10, thereby preventing the non-perforated insulator 10 including the glass cloth 11 from drooping. This makes it possible to prevent the glass cloth 11 from coming close to the device 4 in the lamination step. As a result of this, when forming a large-diameter via 14a which penetrates the glass cloth 11 in the next via forming step, it becomes possible to perform the perforating process at a location apart from the device 4. Therefore, it is possible to prevent the device from being damaged when via forming processing is performed. Preferably, the glass cloth 11 is located at a distance not less than 30 μm to 70 μm apart from the device 4. The inventors have experimentally confirmed that when the thickness of the fluid body 7 is less than 30% of that of the perforated insulator 6, it is likely that the non-perforated insulator 10, and therefore the glass cloth 11 droops.
Next, as shown in
If the glass cloth 11 protrudes into the large-diameter via 14a after the formation of the large-diameter via 14a, it is preferable to remove the protruding part by glass etching. This ensures adhesion of plating to the inside of the via 14 when plating to the inside of the via 14 is performed in a following step.
Next, as shown in
Thus, in the present invention, when conduction to the surface opposite to the mounted surface of the device 4 is intended, the via 14 for that purpose is formed from the large-diameter via 14a and the small-diameter via 14b with the stepped section 17 provided therebetween. Thus, the perforating process for penetrating glass cloth (perforating process of the large-diameter via 14a) and the perforating process for reaching the terminal 15 (perforating process of the small-diameter via 14b) can be performed at optimal conditions, respectively.
Next, as shown in
The device embedded substrate 20 manufactured as described above includes an insulation layer 12, a device 4, a conductor pattern 18, and a conducting via 21. The insulation layer 12 includes a prepreg (a fluid body in the perforated insulator 6 and a non-perforated insulator 10) as an insulation resin material. The device 4, which is an electric or electronic device, is embedded in the insulation layer 12. Note that the device 4 may either be a passive component or an active component. The device 4 is provided with terminals 5 and 15 which are each to serve as an electrode. The conductor pattern 18 is formed as a circuit pattern on the surface of the insulation layer 12. The conducting via 21 electrically connects the conductor pattern 18 with the terminals 5 and 15. In particular, the conducting via 21, which is connected to the terminal 15 on the opposite side to the mounting face of the device 4, is formed from a large-diameter section 21a and a small-diameter section 21b having a smaller diameter than that of the large-diameter section 21a, starting from the conductor pattern 18 toward the terminal 15. The large-diameter section 21a is formed so as to penetrate the sheet-shaped glass cloth 11 disposed in the insulation layer 12. Moreover, a stepped section 17 is formed between the large-diameter section 21a and the small-diameter section 21b.
As shown in
Here, the pressure applied to each one of the conducting via 21, which is made up of the large-diameter via 14a and the small-diameter via 14b, is preferably not more than 50 gf in the outer lamination step. Moreover, the thicknesses of the large-diameter via 14a and the small-diameter via 14b are preferably not more than 15% of the thickness of the multilayer substrate 25. Further, the thickness of the terminal 15 to which the small-diameter via 14b reaches is preferably not less than 12 μm (the thickness of the multilayer substrate is 400 μm).
Specifying as described above makes it possible to prevent generation of cracking in the terminal 15 in the outer lamination step when forming the multilayer substrate 25. The inventors have confirmed that such cracking can be prevented by reducing the pressure applied to the conducting via 21 made up of the large-diameter via 14a and the small-diameter via 14b. For that purpose, it is conceivable to mitigate stress such as by reducing the pressure during lamination, increasing via density, increasing the via diameters, and utilizing a via which is not filled with the conductor 19. Moreover, it is also conceivable to disperse stress by reducing the thickness of the via 14. Furthermore, it is conceivable to disperse stress by increasing the thickness of the electrode of the terminal 15.
Nagata, Tomoyuki, Seki, Yasuaki, Toda, Mitsuaki
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
7761982, | Dec 19 2005 | TDK Corporation | Method for manufacturing IC-embedded substrate |
8692135, | Aug 27 2008 | NEC Corporation | Wiring board capable of containing functional element and method for manufacturing same |
20090107715, | |||
20090133910, | |||
20110048783, | |||
20110121445, | |||
CN101449634, | |||
JP2006196840, | |||
JP200788009, | |||
JP2009194382, | |||
JP2009246358, | |||
JP2010128934, | |||
JP2012142559, | |||
JP2012209340, | |||
JP4874305, | |||
TW201234945, | |||
WO2010010911, | |||
WO2012042667, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 18 2013 | Meiko Electronics Co., Ltd. | (assignment on the face of the patent) | / | |||
Mar 04 2015 | TODA, MITSUAKI | MEIKO ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036206 | /0621 | |
Mar 05 2015 | SEKI, YASUAKI | MEIKO ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036206 | /0621 | |
Mar 09 2015 | NAGATA, TOMOYUKI | MEIKO ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036206 | /0621 |
Date | Maintenance Fee Events |
Apr 26 2021 | REM: Maintenance Fee Reminder Mailed. |
Oct 11 2021 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Sep 05 2020 | 4 years fee payment window open |
Mar 05 2021 | 6 months grace period start (w surcharge) |
Sep 05 2021 | patent expiry (for year 4) |
Sep 05 2023 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 05 2024 | 8 years fee payment window open |
Mar 05 2025 | 6 months grace period start (w surcharge) |
Sep 05 2025 | patent expiry (for year 8) |
Sep 05 2027 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 05 2028 | 12 years fee payment window open |
Mar 05 2029 | 6 months grace period start (w surcharge) |
Sep 05 2029 | patent expiry (for year 12) |
Sep 05 2031 | 2 years to revive unintentionally abandoned end. (for year 12) |