The present disclosure includes apparatuses and methods for in data path compute operations. An example apparatus includes an array of memory cells. Sensing circuitry is selectably coupled to the array. A plurality of shared input/output (I/O) lines provides a data path. The plurality of shared I/O lines selectably couples a first subrow of a row of the array via the sensing circuitry to a first compute component in the data path to move a first data value from the first subrow to the first compute component and a second subrow of the respective row via the sensing circuitry to a second compute component to move a second data value from the second subrow to the second compute component. An operation is performed on the first data value from the first subrow using the first compute component substantially simultaneously with movement of the second data value from the second subrow to the second compute component.
|
17. A method for operating a memory device, comprising:
executing, via logic stripes coupled to an array of memory cells, a respective instruction on a bit-vector transferred to respective logic stripes from the array via a plurality of input/output lines (I/O) lines shared as a data path, the plurality of I/O lines shared as a data path for in data path compute operations associated with the array;
transferring, via a controller, the bit-vector to the respective logic stripes from the array; and
controlling an order of the compute operations that execute within the logic stripes in accordance with a pipelined scheduling policy to enable multiple instructions to be executed independently.
1. A memory device comprising:
an array of memory cells;
a plurality of input/output (I/O) lines shared as a data path for in data path compute operations associated with the array;
logic stripes coupled to the array and in a region of the plurality of I/O lines of the memory device, wherein each logic stripe is configured to execute a respective instruction on a bit-vector transferred to the respective logic stripe from the array via the plurality of I/O lines shared as the data path;
a controller coupled to the logic stripes and the array and configured to:
cause the bit-vector to be transferred to the respective logic stripes from the array; and
control an order of operations that execute within the logic stripes in accordance with a pipelined scheduling policy to enable multiple instructions to be executed independently.
7. An apparatus, comprising:
an array of memory cells;
sensing circuitry selectably coupled to the array of memory cells;
a plurality of input/output (I/O) lines shared as a data path for in data path compute operations associated with the array; and
logic stripes coupled to the array and in a region of the plurality of I/O lines of the memory device, wherein each logic stripe is configured to execute a respective instruction on at least a portion of a bit-vector transferred to the respective logic stripe from an array of the memory device via the plurality of I/O lines shared as a data path;
a controller coupled to the logic stripes and the array and configured to:
cause the bit-vector to be transferred to the respective logic stripes from the array; and
control an order of operations that execute within the logic stripes in accordance with a pipelined scheduling policy to enable multiple instructions to be executed independently, wherein controlling the order of operations comprises:
directing a first compute component to execute an instruction on a first data value of a particular bit-vector moved from a first subrow substantially simultaneously with movement of a second data value of the particular bit-vector from a second subrow to a second compute component.
2. The memory device of
3. The memory device of
4. The memory device of
5. The memory device of
6. The memory device of
8. The apparatus of
9. The apparatus of
10. The apparatus of
11. The apparatus of
12. The apparatus of
direct movement of the first data value from the first subrow in association with execution of a first of the multiple instructions; and
direct movement of the second data value from the second subrow in a association with execution of a second of the multiple instructions.
13. The apparatus of
a first of the logic stripes that includes the first compute component; and
a second of the logic stripes that includes the second compute component.
14. The apparatus of
the first logic stripe comprises a first plurality of compute components that corresponds to a first plurality of memory cells of the first subrow; and
a second logic stripe comprises a second plurality of compute components that corresponds to a second plurality of memory cells of a second subrow.
15. The apparatus of
the logic stripes each include a plurality of compute components; and
each of the plurality of compute components is associated with at least one of the plurality of shared I/O lines local to the array.
16. The apparatus of
18. The method of
19. The method of
moving the data value, upon which the first instruction has been executed, to a selected second of the logic stripes via connection circuitry selectably coupling the first logic stripe and the second logic stripe; and
executing a second of the multiple instructions on the data value moved to the second logic stripe.
20. The method of
executing a first of the multiple instructions using a first compute component of a first of the logic stripes;
executing a second of the multiple instructions using a second compute component of the second logic stripe; and
executing the first instruction and the second instruction as directed by a controller.
|
This application is a Continuation of U.S. application Ser. No. 16/655,545, filed Oct. 17, 2019, which will issue as U.S. Pat. No. 10,817,442 on Oct. 27, 2020, which is a Continuation of U.S. application Ser. No. 16/220,912, filed Dec. 14, 2018, which issued as U.S. Pat. No. 10,452,578 on Oct. 22, 2019, which is a Continuation of U.S. application Ser. No. 15/466,477, file Mar. 22, 2017, which issued as U.S. Pat. No. 10,185,674 on Jan. 22, 2019, the contents of which are included herein by reference.
The present disclosure relates generally to semiconductor memory and methods, and more particularly, to apparatuses and methods for in data path compute operations.
Memory devices are typically provided as internal, semiconductor, integrated circuits in computers or other electronic systems. There are many different types of memory including volatile and non-volatile memory. Volatile memory can require power to maintain its data (e.g., host data, error data, etc.) and includes random access memory (RAM), dynamic random access memory (DRAM), static random access memory (SRAM), synchronous dynamic random access memory (SDRAM), and thyristor random access memory (TRAM), among others. Non-volatile memory can provide persistent data by retaining stored data when not powered and can include NAND flash memory, NOR flash memory, and resistance variable memory such as phase change random access memory (PCRAM), resistive random access memory (RRAM), and magnetoresistive random access memory (MRAM), such as spin torque transfer random access memory (STT RAM), among others.
Electronic systems often include a number of processing resources (e.g., one or more processors), which may retrieve and execute instructions and store the results of the executed instructions to a suitable location. A processor can comprise a number of functional units such as arithmetic logic unit (ALU) circuitry, floating point unit (FPU) circuitry, and a combinatorial logic block, for example, which can be used to execute instructions by performing an operation on data (e.g., one or more operands). As used herein, an operation can be, for example, a Boolean operation, such as AND, OR, NOT, NOT, NAND, NOR, and XOR, and/or other operations (e.g., invert, shift, arithmetic, statistics, among many other possible operations). For example, functional unit circuitry may be used to perform the arithmetic operations, such as addition, subtraction, multiplication, and division on operands, via a number of operations.
A number of components in an electronic system may be involved in providing instructions to the functional unit circuitry for execution. The instructions may be executed, for instance, by a processing resource such as a controller and/or host processor. Data (e.g., the operands on which the instructions will be executed) may be stored in a memory array that is accessible by the functional unit circuitry. The instructions and/or data may be retrieved from the memory array and sequenced and/or buffered before the functional unit circuitry begins to execute instructions on the data. Furthermore, as different types of operations may be performed in one or multiple clock cycles through the functional unit circuitry, intermediate results of the instructions and/or data may also be sequenced and/or buffered. A sequence to complete an operation in one or more clock cycles may be referred to as an operation cycle. Time consumed to complete an operation cycle costs in terms of processing and computing performance and power consumption, of a computing apparatus and/or system.
In many instances, the processing resources (e.g., processor and associated functional unit circuitry) may be external to the memory array, and data is accessed via a bus between the processing resources and the memory array to execute a set of instructions. Processing performance may be improved in a processing-in-memory (PIM) device, in which a processing and/or logic resource may be implemented internally and/or near to a memory (e.g., directly on a same chip as the memory array). A processing-in-memory (PIM) device may save time by reducing and eliminating external communications and may also conserve power.
The present disclosure includes apparatuses and methods for in data path compute operations. In at least one embodiment, an apparatus includes a memory device having an array of memory cells and sensing circuitry selectably coupled to the array of memory cells. In various embodiments, the memory device may be a processing in memory (PIM) device and the sensing circuitry may include a sense amplifier. A plurality of input/output (I/O) lines is shared as a data path for in data path compute operations associated with the array (e.g., the sensing circuitry may be selectably coupled to columns of memory cells and/or shared I/O lines).
The plurality of shared I/O lines selectably couples a first subrow of a row of the array via the sensing circuitry to a first compute component in the data path to move a first data value from the first subrow to the first compute component. As used herein, a “subrow” is intended to mean a predetermined subset of memory cells of the row of the array that stores a predetermined number of data values. For example, one subrow of a row may be a predetermined 1024 (1K) memory cells of a row having 16,384 (16K) memory cells, thereby resulting in 16 subrows of the row (e.g., as shown at 428-1, 428-2, . . . , 428-16 and described in connection with
Ordinal numbers such as first and second are used herein to assist in correlating and/or distinguishing between similar and/or selectably coupled components (e.g., subarrays of memory cells, data values and associated compute components, subrows of memory cells and associated compute components, logic stripes and associated compute components, connection circuitry and associated compute components and/or logic stripes, etc.) and are not used to indicate a particular ordering and/or relationship between the components, unless the context clearly dictates otherwise (e.g., by using terms such as adjacent, etc.).
For example, movement of a first data value from a first subrow of a first row of a memory array via the shared I/O lines to a first compute component of a first logic stripe is intended to indicate that a particular data value from a particular subrow (which may be, but is not necessarily, the first subrow in a sequence of subrows) of a particular row may be moved to a particular compute component of a particular logic stripe (each of which may be, but is not necessarily, the first in a sequence of compute components and/or logic stripes). Similarly, movement of a second data value from a second subrow of the first row (which may be a next subrow adjacent the previously mentioned first subrow but may be, but is not necessarily, the second subrow in the sequence of subrows) is intended to indicate that a particular data value from the second subrow of the same row may be moved to a particular compute component of a different logic stripe. For example, referring to the second data value being moved to the second compute component of the second logic stripe is used to associate the second data value with a compute component and/or a logic stripe that is different than those previously referred to as the first of such components. As such, the second compute component may be, but is not necessarily, the first compute component in a sequence of compute components of the second logic stripe and/or the second logic stripe may be, but is not necessarily, the second logic stripe in a sequence of logic stripes.
Similarly, as described herein, a controller being configured to direct, in a first operation cycle, a first parallel movement (e.g., via the shared I/O lines) of a number of a plurality of data values of the first subrow to a corresponding number of a plurality of first compute components of the first logic stripe is intended to indicate that the controller may direct performance in a specific operation cycle (e.g., in a time frame of around 2 to 60 nanoseconds (ns)) of movement of a particular number corresponding to the plurality of data values of the first subrow to the same number of compute components of the first logic stripe. The controller being configured to direct, in a second operation cycle, a second parallel movement of a number of a plurality of data values of the second subrow to a corresponding number of a plurality of second compute components of the second logic stripe is intended to indicate that in the second operation cycle (which may be, but is not necessarily, the next, e.g., adjacent, 2-60 ns time frame) the controller may direct performance of movement of a particular number corresponding to the plurality of data values of the second subrow to the same number of compute components of the second logic stripe. The particular number of the plurality of data values of the second subrow and/or of the second compute components of the second logic stripe may be, but is not necessarily, the same number as that of the data values of the first subrow and/or of the first compute components of the first logic stripe.
A shared I/O line (e.g., as shown at 155 and described in connection with
As used herein, a “shared I/O line” is intended to a mean an I/O line that is local to the array in a data path that has a pitch which is a function of a pitch of the array of memory cells. The shared I/O may be located on a bank (e.g., as shown at 121-1 and described in connection with
In some embodiments, the compute component may be in a logic stripe (e.g., as shown at 124-1, 124-2, . . . , 124-N and described in connection with
In various embodiments, each of the plurality of compute components may be shifted to another one of the plurality of shared I/O lines of the data path. For example, the number of columns and/or memory cells (e.g., 16,384 columns and/or memory cells, among other possible configurations) of a row (e.g., as shown at 319 and described in connection with
The memory device 120 includes a controller (e.g., as shown at 140 and described in connection with
As described in more detail below, the embodiments may allow a host system to allocate a number of locations (e.g., arrays, subarrays and/or portions of subarrays, such as row and subrows thereof) in one or more DRAM banks to hold (e.g., store) and/or process data. A host system and a controller may perform the address resolution on an entire block of program instructions (e.g., PIM command instructions) and data and direct (e.g., control) allocation, storage, and/or movement (e.g., flow) of data and commands into allocated locations (e.g., subarrays and portions of subarrays) within a destination (e.g., target) bank. Writing and/or reading data and/or executing commands in the DRAM array (e.g., movement of data values for performing operations by a logic stripe, as described herein) may utilize a normal DRAM read/write path to the DRAM device. As the reader will appreciate, while a DRAM-style memory array for a PIM device is discussed with regard to examples of in data path compute operations presented herein, embodiments are not limited to a PIM DRAM implementation.
The memory devices described herein may use a number of controllers for a bank of subarrays, controllers for individual subarrays, and/or controllers for latch components (e.g., each controller being a sequencer, a state machine, a microcontroller, a sub-processor, ALU circuitry, or some other type of controller) to execute a set of instructions to perform an operation on data (e.g., one or more operands). As used herein, an operation may be, for example, a Boolean logical operation, such as AND, OR, NOT, NOT, NAND, NOR, and XOR, and/or other operations (e.g., invert, shift, arithmetic, statistics, among many other possible operations). For example, functional unit circuitry may be used to perform the arithmetic operations, such as addition, subtraction, multiplication, and division on operands, via a number of logical operations.
The present disclosure describes enablement of in data path compute operations (e.g., PIM operations, such as AND, OR, refresh, row copy, shift, add, multiply, etc.) to be performed on data values stored by memory cells (e.g., when moved to a compute component, as described herein) substantially simultaneously with performance of, for example, read and/or write operations on data values from a same bank, a same subarray in the same bank, and/or a same row in the same subarray (e.g., in a DRAM array, among other types of memory arrays). For example, the movement operation may be performed on data values stored in a subrow of memory cells in a row of a subarray substantially simultaneously with performance of, for example, logical operations on the same data values previously moved to a compute component in the data path (e.g., to a selected logic stripe) as directed by a controller and/or a host, as described herein.
Accordingly, when a subrow is activated to be sensed in an array, a plurality of data values stored by memory cells of the subrow (e.g., data values for the entire subrow) may be moved (e.g., copied, transferred, and/or transported) to a corresponding plurality of compute components (e.g., that each form at least a portion of a logic stripe 424 in a compute unit, as shown at 460 and described in connection with
The present disclosure describes, in some embodiments, that when a row is sensed, the data values in the row (e.g., the data values from all 16,384 (16K) memory cells in the row) may be moved to be stored (e.g., cached) in a latch component (e.g., a sense amplifier) to be further moved on a shared I/O line to a logic stripe in a compute unit in the data path of the shared I/O that is local to the array. In some embodiments, 2048 (2K) shared I/O lines may be configured as a 2K bit wide shared I/O line. According to some embodiments, a number of cycles for moving the data from a first row in a source location to a second row in a destination location may be determined by dividing a number of columns in the array intersected by a row of memory cells in the array by the 2K bit width of the plurality of shared I/O lines. For example, an array (e.g., a bank, a bank section, or a subarray thereof) may have 16K columns, which may correspond to 16K data values in a row, which when divided by the 2K bit width of the plurality of shared I/O lines intersecting the row may yield eight cycles, each separate cycle being at substantially the same point in time (e.g., in parallel) for movement of each 2K bit fraction of the data in the row such that all 16K data bits in the row are moved after completion of the eight cycles. For example, only one of a plurality (e.g., a subset of eight, as shown in
In one example, 2K data values may be multiplexed at a time (e.g., in parallel) through 2K shared I/O lines from 2K sense amplifiers of the 16K columns (e.g., digit line pairs) by an eight way multiplexer to 2K compute components (e.g., to store and/or process a total of 2K bits) in each logic stripe (e.g., each logic stipe having 2K compute components) of a compute unit. In some embodiments, the compute unit may have eight logic stripes to store 2K data values per logic stripe, thereby being capable of storing 16K data values per compute unit that have been moved in eight cycles by the 2K shared I/O lines. In another example, 1K data values may be multiplexed at a time through 1K shared I/O lines from 1K sense amplifiers of the 16K columns by a sixteen way multiplexer to 1K compute components (e.g., to store and/or process a total of 1K bits) in a logic stripe (e.g., each logic stipe having 1K compute components) of a compute unit. In some embodiments, the compute unit (e.g., as shown at 460 and described in connection with
As such, the memory cells in the bank, the subarray, the row, and/or the subrow from which the data values were moved may be available to perform operations on other data values stored therein (e.g., by having the original data values moved to a logic stripe in the compute unit in the data path of the shared I/O that is local to the array). In various embodiments, each logic stripe may include a number of a plurality of latches, corresponding to (e.g., the same as or an integer multiple of) the number of compute components, to store a plurality of data values moved from another bank, subarray, row, and/or subrow to enable performance of a number of operations (e.g., logical operations) on the data values stored by the latches associated with the compute component.
As used herein, data movement is an inclusive term that includes, for instance, copying, transferring, and/or transporting data values from a source location to a destination location. Data can, for example, be moved from a sense amplifier of sensing circuitry of a subarray to a compute component in a logic stripe in a data path of a shared I/O line local to the array. Copying the data values may indicate that the data values stored (cached) in the sense amplifiers are copied and moved to a compute component in a logic stripe in the data path of the shared I/O line local to the array and that the original data values stored in the subrow of the row may remain unchanged. Transferring the data values may indicate that the data values stored (cached) in the sense amplifiers are copied and moved to a compute component in a logic stripe in the data path of the shared I/O line local to the array and that at least one of the original data values stored in the subrow of the row may be changed (e.g., by being erased and/or by a subsequent write operation, as described herein). Transporting the data values may be used to indicate the process by which the copied and/or transferred data values are moved (e.g., by the data values being placed on the shared I/O line from the source location and transported to the destination location).
Implementations of DRAM architecture for in data path compute operations may perform processing at the sense amplifier and compute component level (e.g., in a logic stripe). Implementations of the DRAM architecture for in data path compute operations may allow only a finite number of memory cells to be connected to the compute components in a logic stripe in the data path of the shared I/O lines (e.g., 1K memory cells as given in one example above). An array may include from around 8K to around 16K columns (pairs of digit lines) and associated sense amplifiers. In some embodiments, for example as shown in
In some embodiments, a plurality of logic stripes as part of a compute unit may be associated with each quadrant. For example each logic stripe in a compute unit in the data path of the shared I/O lines may be associated with a subarray in each quadrant of a bank. Thus, in the above example, a compute unit in the data path of the shared I/O lines local to the array may have 128 logic stripes (4 quadrants, one logic stripe for each of 32 subarrays per quadrant). Embodiments, however, are not limited to this illustrative example. A bank of memory (e.g., of memory cells in a DRAM array) may, in some embodiments, include 64K rows by 16K columns of DRAM to provide around 1 gigabit of memory.
The present disclosure describes a compute component in a data path of a shared I/O line local to an array that may include a plurality of latches that function as sense amplifiers to store (cache) data values moved (e.g., copied, transferred, and/or transported) from sensing circuitry associated with the array. The compute components may be in a plurality of logic stripes in a compute unit in the data path of a plurality of shared I/O lines local to the array such that the plurality of logic stripes each includes a subset of a total number of compute components. The compute components 431-1, . . . , 431-Z of logic stripes 424-1, . . . , 424-N (e.g., as shown and described in connection with
As such, the architecture for in data path compute operations may facilitate movement (e.g., copying, transferring, and/or transporting) of data values stored in a subrow of a row of an array to the compute components 431-1, . . . , 431-Z and/or logic stripes 424-1, . . . , 424-N in the data path of the plurality of shared I/O lines local to the array. Sensing circuitry 150 having sense amplifiers, which in some embodiments may also include compute components as shown in
The memory array architecture described herein may provide a number of benefits in addition to those just described. Overall processing speed may be increased by, for example, enabling PIM operations to be performed on data stored by memory cells in parallel with performance of other operations (e.g., performance of DDR4 I/O operations). For example, PIM operations may be performed in a compute unit having a plurality of compute components 431-1, . . . , 431-Z and/or logic stripes 424-1, . . . , 424-N in the data path of the shared I/O lines 455 local to the array. By way of example and not by way of limitation, once data values are loaded to the plurality of compute components 431-1, . . . , 431-Z and/or logic stripes 424-1, . . . , 424-N in the compute unit from the subrows of the array, compute operations may be controlled in the compute unit at speeds of 2 ns without having to move the data values back into the rows, as compared to an example time required to fire the rows in the array of 60 ns. In this manner, the compute components 431-1, . . . , 431-Z and/or logic stripes 424-1, . . . , 124-N (along with associated latches) may provide storage of the moved data values for performance of certain functions (e.g., AND, OR, NOR, XOR, add, subtract, multiply, divide, etc.) while the original data values of a subrow may be saved back to a row, saved elsewhere, and/or written over. As discussed more in connection with
In the following detailed description of the present disclosure, reference is made to the accompanying drawings that form a part hereof, and in which is shown by way of illustration how one or more embodiments of the disclosure may be practiced. These embodiments are described in sufficient detail to enable those of ordinary skill in the art to practice the embodiments of this disclosure, and it is to be understood that other embodiments may be utilized and that process, electrical, and structural changes may be made without departing from the scope of the present disclosure.
As used herein, designators such as “X”, “Y”, “Z”, “N”, “M”, etc., particularly with respect to reference numerals in the drawings, indicate that a number of the particular feature so designated may be included. It is also to be understood that the terminology used herein is for the purpose of describing particular embodiments only, and is not intended to be limiting. As used herein, the singular forms “a”, “an”, and “the” can include both singular and plural referents, unless the context clearly dictates otherwise. In addition, “a number of”, “at least one”, and “one or more” (e.g., a number of memory arrays) can refer to one or more memory arrays, whereas a “plurality of” is intended to refer to more than one of such things. Furthermore, the words “can” and “may” are used throughout this application in a permissive sense (i.e., having the potential to and/or being able to in at least some embodiments described herein), not in a mandatory sense (i.e., must). The term “include,” and derivations thereof, means “including, but not limited to”. The terms “couple”, “coupled”, and “coupling” mean to be directly or indirectly connected physically or for access to and movement (transmission) of commands and/or data, as appropriate to the context. The terms “data” and “data values” are used interchangeably herein and can have the same meaning, as appropriate to the context.
As described herein, the plurality of shared I/O lines 455 may be selectably shared by a plurality of subarrays, bank sections, quadrants, rows, subrows, and/or particular columns of memory cells via select logic coupled to each array. For example, the sensing circuitry 150 and/or additional latches 170, including a sense amplifier and select logic for multiplexing each of a selectable number of subsets of a number of columns (e.g., 8, 16, etc., column subsets of a total number of columns) may be selectably coupled to each of the plurality of shared I/O lines 455 for data values to be moved to the plurality of compute components 431-1, . . . , 431-Z and/or logic stripes 424-1, . . . , 424-N in a compute unit 460 in a data path of the plurality of shared I/O lines 455. In some embodiments, the plurality of compute components 431-1, . . . , 431-Z selectably coupled to each of the plurality of shared I/O lines 455 may correspond to the number of columns selectably coupled to the plurality of shared I/O lines (e.g., 1K, 2K, etc.). Because the singular forms “a”, “an”, and “the” can include both singular and plural referents herein, “a shared I/O line” can be used to refer to “a pair of complementary shared I/O lines”, unless the context clearly dictates otherwise. Moreover, “shared I/O lines” is an abbreviation of “plurality of shared I/O lines”.
The figures herein follow a numbering convention in which the first digit or digits correspond to the figure number and the remaining digits identify an element or component in the figure. Similar elements or components between different figures may be identified by the use of similar digits. For example, 108 may reference element “08” in
As used herein, the additional latches are intended to mean additional functionalities (e.g., amplifiers, select logic) that sense, couple, and/or move (e.g., read, store, cache) data values of memory cells in an array and that are distinct from the plurality of compute components 431-1, . . . , 431-Z and/or logic stripes 424-1, . . . , 424-N in a compute unit 460 in a data path of the plurality of shared I/O lines 455 shown in
System 100 in
For clarity, the system 100 has been simplified to focus on features with particular relevance to the present disclosure. The memory array 130 may be a DRAM array, SRAM array, STT RAM array, PCRAM array, TRAM array, RRAM array, NAND flash array, and/or NOR flash array, among other types of arrays. The array 130 may include memory cells arranged in rows coupled by access lines (which may be referred to herein as word lines or select lines) and columns coupled by sense lines (which may be referred to herein as data lines or digit lines). Although a single array 130 is shown in
The memory device 120 may include address circuitry 142 to latch address signals provided over a data bus 156 (e.g., an I/O bus connected to the host 110) by I/O circuitry 144 (e.g., provided to external ALU circuitry and/or to DRAM DQs via local I/O lines and global I/O lines). As used herein, DRAM DQs may enable input of data to and/or output of data from a bank (e.g., from and/or to the controller 140 and/or host 110) via a bus (e.g., data bus 156). During a write operation, a voltage (high=1, low=0) may be applied to a DQ (e.g., a pin). This voltage may be translated into an appropriate signal and stored by a selected memory cell. During a read operation, a data value read from a selected memory cell may appear at the DQ once access is complete and the output is enabled (e.g., by the output enable signal being low). At other times, DQs may be in a high impedance state, such that the DQs do not source or sink current and do not present a signal to the system. This also may reduce DQ contention when two or more devices (e.g., banks) share a combined data bus, as described herein. Such DQs are separate and distinct from the plurality of shared I/O lines 155 (in
Status and exception information may be provided from the controller 140 of the memory device 120 to a channel controller 143, for example, through an out-of-band (00B) bus 157 (e.g., high-speed interface (HSI)), which in turn may be provided from the channel controller 143 to the host 110. The channel controller 143 may include a logic component to allocate a plurality of locations (e.g., controllers for subarrays) in the arrays of each respective bank to store bank commands, application instructions (e.g., for sequences of operations), and arguments (PIM commands) for various banks associated with operations for each of a plurality of memory devices 120. The channel controller 143 may dispatch commands (e.g., PIM commands) to the plurality of memory devices 120 to store those program instructions within a given bank 121 (e.g., 121-1 of
Address signals are received through address circuitry 142 and decoded by a row decoder 146 and a column decoder 152 to access the memory array 130. Data may be sensed (read) from memory array 130 by sensing voltage and/or current changes on sense lines (digit lines) using a number of sense amplifiers, as described herein, of the sensing circuitry 150. A sense amplifier may read and latch a page (e.g., a row) of data from the memory array 130. Additional compute circuitry, as described herein, may be coupled to the sensing circuitry 150 and may be used in combination with the sense amplifiers to sense, store (e.g., cache and/or buffer), perform compute functions (e.g., operations), and/or move data. The I/O circuitry 144 may be used for bi-directional data communication with host 110 over the data bus 156 (e.g., a 64 bit wide data bus). The write circuitry 148 may be used to write data to the memory array 130.
Controller 140 (e.g., bank control logic, sequencer and timing circuitry shown in
Examples of the sensing circuitry 150 are described further below (e.g., in
In some embodiments, the sensing circuitry 150 may be used to perform operations using data stored by memory array 130 as inputs and participate in movement of the data for copy, transfer, transport, writing, logic, and/or storage operations to a different location in the memory array 130 and/or in logic stripes 124 without transferring the data via a sense line address access (e.g., without firing a column decode signal). As such, in some embodiments, various compute functions may be performed using, and within, sensing circuitry 150 rather than (or in association with) being performed by processing resources external to the sensing circuitry 150 (e.g., by a processor associated with host 110 and/or other processing circuitry, such as ALU circuitry, located on device 120, such as on controller 140 or elsewhere). However, in addition, embodiments described herein may perform in data path compute functions and/or operations on data values moved to a plurality of compute components 431-1, . . . , 431-Z and/or logic stripes 124-1, . . . , 124-N in a compute unit from the rows of the array. And as an example, according to some embodiments, compute operations may be controlled in the compute unit at speeds of 2 ns without having to move the data values back into the rows, as compared to an example time required to fire the rows in the array of 60 ns.
In various previous approaches, data associated with an operand, for instance, would be read from memory via sensing circuitry and provided to external ALU circuitry via I/O lines (e.g., via local I/O lines and/or global I/O lines). The external ALU circuitry could include a number of registers and would perform compute functions using the operands, and the result would be transferred back to the array via the I/O circuitry 144.
In contrast, embodiments herein perform compute functions on data values, moved to a plurality of compute components 431-1, . . . , 431-Z and/or logic stripes 124-1, . . . , 124-N via a plurality of shared I/O lines 155 from the rows and/or subrows of the array, in a compute unit in a data path local to the array. Additionally, sensing circuitry 150 may be configured to perform operations on data stored by memory array 130 and store the result back to the memory array 130 without enabling an I/O line (e.g., a local I/O line) coupled to the sensing circuitry 150. However, once loaded, compute operations may be controlled in the compute unit much faster (e.g., at speeds of 2 ns) without having to move the data values back into the rows and/or subrows, as compared to an example time required to fire the rows in the array (e.g., 60 ns). The sensing circuitry 150 may be formed on pitch with the memory cells of the array. The plurality of compute components 431-1, . . . , 431-Z and/or logic stripes 124-1, . . . , 124-N, associated with the data path of the plurality of shared I/O lines 155, may have a pitch equal to that of the data path and that is a function of a pitch of digit lines to the array of memory cells
For example, the sensing circuitry 150 described herein may be formed on a same pitch as a pair of complementary sense lines (e.g., digit lines). As an example, a pair of complementary memory cells may have a cell size with a 6F2 pitch (e.g., 3F×2F), where F is a feature size. If the pitch of a pair of complementary sense lines for the complementary memory cells is 3F, then the sensing circuitry being on pitch indicates the sensing circuitry (e.g., a sense amplifier and/or a corresponding compute component per respective pair of complementary sense lines) is formed to fit within the 3F pitch of the complementary sense lines. Likewise, the compute components 431-1, . . . , 431-Z of the logic stripes 124-1, . . . , 124-N, associated with the data path of the plurality of shared I/O lines 155, have a pitch that is a function of the 3F pitch of the complementary sense lines. For example, the compute components 431-1, . . . , 431-Z of logic stripes 124-1, . . . , 124-N may have a pitch that is an integer multiple of the 3F pitch of digit lines to the array of memory cells, which also may correspond to a pitch of the plurality of shared I/O lines 155.
By contrast, the circuitry of the processing resource(s) (e.g., a compute engine, such as an ALU) of various prior systems may not conform to pitch rules associated with a memory array. For example, the memory cells of a memory array may have a 4F2 or 6F2 cell size. As such, the devices (e.g., logic gates) associated with ALU circuitry of previous systems may not be capable of being formed on pitch with the memory cells (e.g., on a same pitch as the sense lines), which may affect chip size and/or memory density, for example. In the context of some computing systems and subsystems (e.g., a central processing unit (CPU)), data may be processed in a location that is not on pitch and/or on chip with memory (e.g., memory cells in the array), as described herein. For example, the data may be processed by a processing resource associated with a host, for instance, rather than on pitch with the memory.
As such, in a number of embodiments, circuitry external to array 130 and sensing circuitry 150 is not needed to perform compute functions as the sensing circuitry 150 may perform the appropriate operations to perform such compute functions or may perform such operations in a data path of a plurality of shared I/O lines local to the array without the use of an external processing resource. Therefore, the sensing circuitry 150 and/or the plurality of compute components 431-1, . . . , 431-Z and/or logic stripes 124-1, . . . , 124-N in a compute unit in a data path of the plurality of shared I/O lines 155 may be used to complement or to replace, at least to some extent, such an external processing resource (or at least the bandwidth consumption of such an external processing resource). In some embodiments, the sensing circuitry 150 and/or the plurality of compute components 431-1, . . . , 431-Z and/or logic stripes 124-1, . . . , 124-N in a compute unit in a data path of the plurality of shared I/O lines 155 may be used to perform operations (e.g., to execute instructions) in addition to operations performed by an external processing resource (e.g., host 110). For instance, host 110 and/or sensing circuitry 150 may be limited to performing only certain operations and/or a certain number of operations.
Operations described herein may include operations associated with a PIM capable device. PIM capable device operations may use bit vector based operations. As used herein, the term “bit vector” is intended to mean a number of bits on a bit vector memory device (e.g., a PIM device) stored physically contiguously or non-contiguously in a row of an array of memory cells. Thus, as used herein a “bit vector operation” is intended to mean an operation that is performed on a bit vector that is a contiguous or non-contiguous portion of virtual address space (e.g., used by a PIM device). For example, a row of virtual address space in the PIM device may have a bit length of 16K bits (e.g., corresponding to 16K complementary pairs of memory cells in a DRAM configuration). Sensing circuitry 150, as described herein, for such a 16K bit row may include a corresponding 16K sense amplifiers 206 and/or processing elements (e.g., compute components 231) formed on pitch with the sense lines selectably coupled to corresponding memory cells in the 16 bit row. A compute component in the sensing circuitry and/or logic stripe of the PIM device may operate as a one bit processing element (PE) on a single bit of the bit vector of the row or subrow of memory cells sensed by the sensing circuitry 150 (e.g., sensed by and/or stored by a sense amplifier, as described herein). Similarly, the plurality of compute components 431-1, . . . , 431-Z of logic stripes 124-1, . . . , 124-N in a compute unit in a data path of the plurality of shared I/O lines 155 may each operate as a one bit PE on a single bit of the bit vector of the row and/or subrow of memory cells sensed in an array.
Enabling an I/O line may include enabling (e.g., turning on, activating) a transistor having a gate coupled to a decode signal (e.g., a column decode signal) and a source/drain coupled to the I/O line. However, embodiments are not limited to not enabling an I/O line. For instance, in a number of embodiments, the sensing circuitry (e.g., 150) may be used to perform operations without enabling column decode lines of the array.
However, the plurality of shared I/O lines 155 may be enabled in order to load data values to the plurality of compute components 431-1, . . . , 431-Z and/or logic stripes 124-1, . . . , 124-N in a compute unit in a data path of the plurality of shared I/O lines 155 where compute operations may be controlled much faster. For example, in the plurality of compute components 431-1, . . . , 431-Z and/or logic stripes 124-1, . . . , 124-N in the compute unit, the compute operation may be performed at speeds of 2 ns. This enhancement of speed may be attributed to not having to move the data values back into the rows and/or subrows with the associated time used in firing the rows in the array (e.g., 60 ns).
Each bank section, in some embodiments, may have a plurality of compute components 431-1, . . . , 431-Z and logic stripes 124-1, . . . , 124-N in a compute unit in a data path of the plurality of shared I/O lines 155 associated therewith. The bank 121-1 may include a controller 140 and/or a number of controllers associated with each bank section and/or subarray to direct movement (e.g., via movement component 171) and/or operations on data values loaded to the plurality of compute components 431-1, . . . , 431-Z in logic stripes 124-1, . . . , 124-N in a compute unit in a data path of the plurality of shared I/O lines 155.
As shown in the example embodiment of
The cells of the memory array 230 may be arranged in rows coupled by access (word) lines 204-X (Row X), 204-Y (Row Y), etc., and columns coupled by pairs of complementary sense lines (e.g., digit lines DIGIT(D) and DIGIT(D)_ shown in
Although rows and columns are illustrated as orthogonally oriented in a plane, embodiments are not so limited. For example, the rows and columns may be oriented relative to each other in any feasible three-dimensional configuration. For example, the rows and columns may be oriented at any angle relative to each other, may be oriented in a substantially horizontal plane or a substantially vertical plane, and/or may be oriented in a folded topology, among other possible three-dimensional configurations.
Memory cells may be coupled to different digit lines and word lines. For example, a first source/drain region of a transistor 202-1 may be coupled to digit line 205-1 (D), a second source/drain region of transistor 202-1 may be coupled to capacitor 203-1, and a gate of a transistor 202-1 may be coupled to word line 204-Y. A first source/drain region of a transistor 202-2 may be coupled to digit line 205-2 (D)_, a second source/drain region of transistor 202-2 may be coupled to capacitor 203-2, and a gate of a transistor 202-2 may be coupled to word line 204-X. A cell plate, as shown in
The memory array 230 is configured to couple to sensing circuitry 250 in accordance with a number of embodiments of the present disclosure. In this embodiment, the sensing circuitry 250 comprises a sense amplifier 206 and a compute component 231 corresponding to respective columns of memory cells (e.g., coupled to respective pairs of complementary digit lines). However, in some embodiments, the sensing circuitry 250 used for in data path compute operations performed by compute components of logic stripes may not include compute components in the sensing circuitry 250. The sense amplifier 206 may be coupled to the pair of complementary digit lines 205-1 and 205-2. If present, the compute component 231 may be coupled to the sense amplifier 206 via pass gates 207-1 and 207-2. The gates of the pass gates 207-1 and 207-2 may be coupled to operation selection logic 213.
The operation selection logic 213 may be configured to include pass gate logic for controlling pass gates that couple the pair of complementary digit lines un-transposed between the sense amplifier 206 and the compute component 231 and swap gate logic for controlling swap gates that couple the pair of complementary digit lines transposed between the sense amplifier 206 and the compute component 231. The operation selection logic 213 may also be coupled to the pair of complementary digit lines 205-1 and 205-2. The operation selection logic 213 may be configured to control continuity of pass gates 207-1 and 207-2 based on a selected operation.
The sense amplifier 206 may be operated to determine a data value (e.g., logic state) stored by a selected memory cell. The sense amplifier 206 may comprise a cross coupled latch, which may be referred to herein as a primary latch. In the example illustrated in
In operation, when a memory cell is being sensed (e.g., read), the voltage on one of the digit lines 205-1 (D) or 205-2 (D)_ will be slightly greater than the voltage on the other one of digit lines 205-1 (D) or 205-2 (D)_. An ACT signal and an RNL* signal may be driven low to enable (e.g., fire) the sense amplifier 206. The digit lines 205-1 (D) or 205-2 (D)_ having the lower voltage will turn on one of the PMOS transistor 229-1 or 229-2 to a greater extent than the other of PMOS transistor 229-1 or 229-2, thereby driving high the digit line 205-1 (D) or 205-2 (D)_ having the higher voltage to a greater extent than the other digit line 205-1 (D) or 205-2 (D)_ is driven high.
Similarly, the digit line 205-1 (D) or 205-2 (D)_ having the higher voltage will turn on one of the NMOS transistor 227-1 or 227-2 to a greater extent than the other of the NMOS transistor 227-1 or 227-2, thereby driving low the digit line 205-1 (D) or 205-2 (D)_ having the lower voltage to a greater extent than the other digit line 205-1 (D) or 205-2 (D)_ is driven low. As a result, after a short delay, the digit line 205-1 (D) or 205-2 (D)_ having the slightly greater voltage is driven to the voltage of the supply voltage VCC through a source transistor, and the other digit line 205-1 (D) or 205-2 (D)_ is driven to the voltage of the reference voltage (e.g., ground) through a sink transistor. Therefore, the cross coupled NMOS transistors 227-1 and 227-2 and PMOS transistors 229-1 and 229-2 serve as a sense amplifier pair, which amplify the differential voltage on the digit lines 205-1 (D) and 205-2 (D)_ and operate to latch a data value sensed from the selected memory cell.
Embodiments are not limited to the sense amplifier 206 configuration illustrated in
The sense amplifier 206 can, in conjunction with the compute component 231, be operated to perform various operations using data from an array as input. In a number of embodiments, the result of an operation may be stored back to the array without transferring the data via a digit line address access (e.g., without firing a column decode signal such that data is transferred to circuitry external from the array and sensing circuitry via local I/O lines). As such, a number of embodiments of the present disclosure may enable performing operations and compute functions associated therewith using less power than various previous approaches. Additionally, since a number of embodiments eliminate the need to transfer data across local and global I/O lines in order to perform compute functions (e.g., between memory and discrete processor), a number of embodiments may enable an increased (e.g., faster) processing capability as compared to previous approaches.
The sense amplifier 206 may further include equilibration circuitry 214, which may be configured to equilibrate the digit lines 205-1 (D) and 205-2 (D)_. In this example, the equilibration circuitry 214 comprises a transistor 224 coupled between digit lines 205-1 (D) and 205-2 (D)_. The equilibration circuitry 214 also comprises transistors 225-1 and 225-2 each having a first source/drain region coupled to an equilibration voltage (e.g., VDD/2), where VDD is a supply voltage associated with the array. A second source/drain region of transistor 225-1 may be coupled digit line 205-1 (D), and a second source/drain region of transistor 225-2 may be coupled digit line 205-2 (D)_. Gates of transistors 224, 225-1, and 225-2 may be coupled together, and to an equilibration (EQ) control signal line 226. As such, activating EQ enables the transistors 224, 225-1, and 225-2, which effectively shorts digit lines 205-1 (D) and 205-2 (D)_ together and to the equilibration voltage (e.g., VCC/2).
Although
As described further below, in a number of embodiments, the sensing circuitry 250 (e.g., sense amplifier 206 and compute component 231) may be operated to perform a selected operation and initially store the result in one of the sense amplifier 206 or the compute component 231 without transferring data from the sensing circuitry via a local or global I/O line (e.g., without performing a sense line address access via activation of a column decode signal, for instance).
However, further to embodiments described herein, sensing circuitry 250 having sense amplifiers 206, which in some embodiments may also include compute components 231 as shown in
Performance of operations (e.g., Boolean logical operations involving data values) is fundamental and commonly used. Boolean logical operations are used in many higher level operations. Consequently, speed and/or power efficiencies that may be realized with improved operations, may translate into speed and/or power efficiencies of higher order functionalities.
As shown in
As described herein, a memory device (e.g., 120 in
Each bank section 123 may be associated with a plurality of logic stripes (e.g., 124-0, 124-1, . . . , 124-N-1 in
The memory device may include a logic stripe (e.g., 124 in
In some embodiments, a number of a plurality of logic stripes (e.g., 124-1, . . . , 124-N in
In various embodiments, connection circuitry 232-1 may, for example, be coupled at 217-1 and connection circuitry 232-2 may be coupled at 217-1 to a primary latch 215 (e.g., sense amplifier 206 serving as a latch associated with a compute component 231 in a logic stripe) for movement of sensed, stored, and/or data values of a logic stripe on which an operation has been performed. The data values may be moved to a selected latch and/or compute component 231 in another logic stripe, as described herein, directly (e.g., as a bit serial link) via the connection circuitry 232-1 and 232-2 (e.g., without movement via a shared I/O line).
Although
As described herein, the array of memory cells may include an implementation of DRAM memory cells where the controller is configured, in response to a command, to move (e.g., copy, transfer, and/or transport) data from the source location to the destination location via a shared I/O line. In various embodiments, the source location may be in a first bank and the destination location may be in a compute unit 360 (
As described in
Data values present on the pair of complementary digit lines 305-1 and 305-2 may be loaded into the sense amplifier 306-0 as described in connection with
The sense amplifiers 306-0, 306-1, . . . , 306-7 in
The configurations of embodiments illustrated in
The circuitry illustrated in
Controller 140 may be coupled to column select circuitry 358 to control select lines (e.g., select line 0) to access data values stored by the sense amplifiers, compute components, and/or present on the pair of complementary digit lines (e.g., 305-1 and 305-2 when selection transistors 359-1 and 359-2 are activated via signals from select line 0). Activating the selection transistors 359-1 and 359-2 (e.g., as directed by the controller 140) enables coupling of sense amplifier 306-0, compute component 331-0, and/or complementary digit lines 305-1 and 305-2 of column 0 (322-0) to move data values on digit line 0 and digit line 0* to shared I/O line 355. For example, the moved data values may be data values from a particular row 319 stored (cached) in sense amplifier 306-0 and/or compute component 331-0. Data values from each of columns 0 through 7 may similarly be selected by controller 140 activating the appropriate selection transistors.
Moreover, enabling (e.g., activating) the selection transistors (e.g., selection transistors 359-1 and 359-2) may enable a particular sense amplifier and/or compute component (e.g., 306-0 and/or 331-0, respectively) to be coupled with a shared I/O line 355 such that data values stored by an amplifier and/or compute component may be moved to (e.g., placed on and/or transferred to) the shared I/O line 355. In some embodiments, one column at a time is selected (e.g., column 322-0) to be coupled to a particular shared I/O line 355 to move (e.g., copy, transfer, and/or transport) the stored data values. In the example configuration of
For example, a bit from a first sense amplifier and/or memory cell in a sequence of the first subrow 428-1 may be directed (e.g., by the controller 140) for storage by a first compute component 431-1, or an associated latch, in the sequence of compute components in the first logic stripe 424-1. A bit from a second sense amplifier and/or memory cell in the sequence of the first subrow 428-1 may be directed for storage by a second compute component 431-2, or an associated latch, in the sequence of compute components in the first logic stripe 424-1. Further, a bit from a first sense amplifier and/or memory cell in a sequence of the second subrow 428-2 may be directed for storage by a first compute component 431-1, or an associated latch, in the sequence of compute components in the second logic stripe 424-2. A bit from a second sense amplifier and/or memory cell in the sequence of the second subrow 428-2 may be directed for storage by a second compute component, or an associated latch, in the sequence of compute components in the second logic stripe 424-1. Bits corresponding to each sense amplifier and/or memory cell in the sequence of subrows 428-2 428-1, . . . , 428-16 per row may similarly be designated for storage by a corresponding compute component, or an associated latch, in the sequence in the sequence of logic stripes 424-1, . . . , 424-N (e.g., data values from subrow 428-1 are moved to logic stripe 424-1, data values from subrow 428-2 are moved to logic stripe 424-2, etc.). Movement may be directed to a designated logic stripe via the shared I/O lines 455, which may provide a 1K bit wide data path to the compute unit 460.
In the example of
In some embodiments, the controller 140 (
In some embodiments, the shared I/O lines may be used to connect the 1K data values to a respective one of the plurality of compute components 431-1, . . . , 431-Z in a respective one of the plurality of logic stripes 424-1, . . . , 424-N. By way of example and not by way of limitation, 1K bits of the data values may be moved in parallel to a particular logic stripe associated with each subrow. In various embodiments, there may, for example, be a compute unit 460 associated with each of the 32 subarrays 425-1, . . . , 425-32 in each of 4 quadrants of a bank section 423 or compute units may be shared between various combinations of the subarrays, quadrants, and/or bank sections. Data values loaded to the plurality of compute components 431-1, . . . , 431-Z in the logic stripes 424-1, . . . , 424-N of the compute unit 460 may be operated on according to microcode instructions from the controller 140 (
As described herein, for example, once the 1K data values of a first subrow 428-1 are moved (e.g., loaded) to a first logic stripe 424-1 of the compute unit 460, compute operations may be initiated on such data values before and/or substantially simultaneously with data values from a second subrow 428-2 being moved to a second logic stripe 424-2 of the compute unit 460. Such operations performed in the logic stripe of the compute unit may be controlled much faster (e.g., at speeds of approximately 2 ns) according to microcode instructions executed by the controller 140 (
Accordingly, a memory device 120 may include, in various embodiments, a plurality of I/O lines shared as a data path for in data path compute operations associated with an array 130 of memory cells. The plurality of shared I/O lines may selectably couple a first subrow (e.g., 428-1) of a row of the array via the sensing circuitry (e.g., 350) to a first compute component (e.g., 431-1) in the data path to move a first data value from the first subrow to the first compute component. The plurality of shared I/O lines may selectably couple a second subrow (e.g., 428-2) of the respective row via the sensing circuitry to a second compute component (e.g., a compute component corresponding to the position of the first compute component in the first logic stripe) in the data path to move a second data value from the second subrow to the second compute component. For example, the first logic stripe (e.g., 424-1) may include the first compute component and a second logic stripe (e.g., 424-2) may include the second compute component. As described herein, an operation may be performed on the first data value from the first subrow using the first compute component substantially simultaneously with movement of the second data value from the second subrow to the second compute component.
In various embodiments, the data path may further include the first logic stripe (e.g., 424-1) that may include a number of a plurality of first compute components (e.g., 431-1, . . . , 431-Z) that corresponds to a number of a plurality of memory cells (not shown) of the first subrow (e.g., 428-1) and the second logic stripe (e.g., 424-2) that may include a number of a plurality of second compute components that corresponds to a number of a plurality of memory cells of the second subrow (e.g., 428-2). A number of a plurality of logic stripes (e.g., 424-1, . . . , 424N) may correspond to a number of a plurality of subrows (e.g., 428-1, . . . , 428-16) of the respective row. A compute unit (e.g., 460) may include a plurality of logic stripes (e.g., 424-1, . . . , 424N) that may each include a plurality of compute components (e.g., 431-1, . . . , 431-Z), where each of the plurality of compute components may be associated with (e.g., selectably coupled to) at least one of the plurality of shared I/O lines 455 local to the array. A number of the plurality of shared I/O lines may correspond to a number of a plurality of memory cells of a subrow of the respective row (e.g., an individual shared I/O line for every 8 or 16 memory cells and/or columns of the subrow or row, among other possible configurations). A logic stripe (e.g., 424-1) may include a number of a plurality of compute components (e.g., 431-1, . . . , 431-Z) that corresponds to the number of the plurality of memory cells of the subrow coupled to a respective logic stripe.
As shown in
The control logic 531-1, . . . , 531-7 in the example shown in
The control logic 531-1, . . . , 531-7 may decode microcode instructions into function calls (e.g., microcode function calls (uCODE)) implemented by the sequencers 532-1, . . . , 532-7.
As described in connection with
In various embodiments, the control logic 531-1, . . . , 531-7, sequencers 532-1, . . . , 532-7, and timing circuitry 533-1, . . . , 533-7 may operate to generate sequences of operation cycles for a DRAM array and/or direct the performance of operations (e.g., logical operations) on the memory device 520 (e.g., on a bank 521-1, . . . , 521-7 including in a compute unit 460/660 in a data path of the shared I/O lines 455-1, 455-7). In the PIM capable device example, each sequence may be designed to perform operations, such as a Boolean logic operations AND, OR, XOR, etc., which together achieve a specific function. For example, the sequences of operations may repetitively perform a logical operation for a one (1) bit add in order to calculate a multiple bit sum. In another example, instructions for the sequences of operations may be executed to perform a number of alpha blend graphics operations, among various other types of operations. Each sequence of operations may be fed into a first in/first out (FIFO) buffer coupled to the timing circuitry 533-1, . . . , 533-7 to provide timing coordination with the sensing circuitry 150, compute unit 460/660, and/or additional logic circuitry 170 associated with the array of memory cells 130 (e.g., DRAM arrays) shown in
In the example PIM capable memory device 520 shown in
In the example embodiment of
The plurality of shared I/O lines 655 described herein may connect the array 130 (
At 604, a condition code from a wired OR logic configuration may provide a bit value result of a wired OR operation with the compute unit 660. At 611 bit values may provide a register address as a pointer to a second register source for compute component operation instructions. At 612, bit values may indicate a register index of a logic stripe 624-1, . . . , 624-N of the compute unit 660 together with the register address pointer to a second register source for compute component operation instructions 611.
In some embodiments, there may be a plurality of latches 706 associated with a compute component 731 such that the latches may, in various embodiments, be selectably, directly, and/or indirectly coupled to the shared I/O line to load a data value to each of the latches, which may then be selectably used (e.g., as directed by a controller) by an associated compute component for performance of a plurality of logical operations (e.g., as determined by the number of latches squared). Hence, pass gates 707-1 and 707-2 may be used in various embodiments to directly and/or indirectly couple the latches 706, compute components 731, and/or logical operation select logic 713 to each other and/or indirectly connect the shared I/O line 755 to the latches 706, compute components 731, and/or logical operation select logic 713.
The latch 706 shown in
According to the embodiment illustrated in
The compute unit 460/660 circuitry shown in
According to various embodiments, the operation selection logic 713 may include four logic selection transistors: logic selection transistor 762 coupled between the gates of the swap transistors 742 and a TF signal control line, logic selection transistor 752 coupled between the gates of the pass gates 707-1 and 707-2 and a TT signal control line, logic selection transistor 754 coupled between the gates of the pass gates 707-1 and 707-2 and a FT signal control line, and logic selection transistor 764 coupled between the gates of the swap transistors 742 and a FF signal control line. Gates of logic selection transistors 762 and 752 are coupled to the true sense line through isolation transistor 750-1 (having a gate coupled to an ISO signal control line). Gates of logic selection transistors 764 and 754 are coupled to the complementary sense line through isolation transistor 750-2 (also having a gate coupled to an ISO signal control line).
Data values present on the pair of complementary shared I/O lines 755-1 and 755-2 may be loaded into the compute component 731 via the pass gates 707-1 and 707-2. The compute component 731 may comprise a loadable shift register. When the pass gates 707-1 and 707-2 are OPEN, data values (“A”) on the pair of complementary shared I/O lines 755-1 and 755-2 are passed to the compute component 731 and thereby loaded into the loadable shift register. The data values on the pair of complementary shared I/O lines 755-1 and 755-2 may be the data value (“B”) stored by the sense amplifier 706 when the sense amplifier is fired. In this example, the logical operation selection logic signal, Pass, is high to OPEN the pass gates 707-1 and 707-2.
The ISO, TF, TT, FT, and FF control signals may operate to select a logical function to implement based on the data value (“B”) in the sense amplifier 706 and the data value (“A”) in the compute component 731. In particular, the ISO, TF, TT, FT, and FF control signals are configured to select the logical function to implement independent from the data value present on the pair of complementary shared I/O lines 755-1 and 755-2 (although the result of the implemented logical operation may be dependent on the data value present on the pair of complementary shared I/O lines 755-1 and 755-2. For example, the ISO, TF, TT, FT, and FF control signals select the logical operation to implement directly since the data value present on the pair of complementary shared I/O lines 755-1 and 755-2 is not passed through logic to operate the gates of the pass gates 707-1 and 707-2.
Additionally,
The logical operation selection logic 713 signal Pass may be activated (e.g., high) to OPEN the pass gates 707-1 and 707-2 (e.g., conducting) when the ISO control signal line is activated and either the TT control signal is activated (e.g., high) with data value on the true shared I/O line is “1” or the FT control signal is activated (e.g., high) with the data value on the complement shared I/O line is “1.”
The data value on the true shared I/O line being a “1” OPENs logic selection transistors 752 and 762. The data value on the complimentary shared I/O line being a “1” OPENs logic selection transistors 754 and 764. If the ISO control signal or either the respective TT/FT control signal or the data value on the corresponding shared I/O line (e.g., shared I/O line to which the gate of the particular logic selection transistor is coupled) is not high, then the pass gates 707-1 and 707-2 will not be OPENed by a particular logic selection transistor.
The logical operation selection logic signal Pass* may be activated (e.g., high) to OPEN the swap transistors 742 (e.g., conducting) when the ISO control signal line is activated and either the TF control signal is activated (e.g., high) with data value on the true shared I/O line is “1,” or the FF control signal is activated (e.g., high) with the data value on the complement shared I/O line is “1.” If either the respective control signal or the data value on the corresponding shared I/O line (e.g., shared I/O line to which the gate of the particular logic selection transistor is coupled) is not high, then the swap transistors 742 will not be OPENed by a particular logic selection transistor.
The Pass* control signal is not necessarily complementary to the Pass control signal. It is possible for the Pass and Pass* control signals to both be activated or both be deactivated at the same time. However, activation of both the Pass and Pass* control signals at the same time shorts the pair of complementary shared I/O lines together, which may be a disruptive configuration to be avoided.
The compute unit 460/660 circuitry illustrated in
Logic Table 8-1 illustrated in
Via selective control of the continuity of the pass gates 707-1 and 707-2 and the swap transistors 742, each of the three columns of the upper portion of Logic Table 8-1 may be combined with each of the three columns of the lower portion of Logic Table 8-1 to provide 3×3=9 different result combinations, corresponding to nine different logical operations, as indicated by the various connecting paths shown at 875. The nine different selectable logical operations that may be implemented by the compute unit 460/660 circuitry are summarized in Logic Table 8-2 illustrated in
The columns of Logic Table 8-2 illustrated in
In some embodiments, the operation cycles may correspond to sequential cycles previously described for movement of the data values, using the shared I/O lines, from a number of subrows corresponding to the number of logic stripes. As such, each portion of an operation cycle, during which an operation is performed by a compute component for one subrow's logic stripe may, for example, last around 2 ns, during which time frame movement of data values from other subrows may be initiated for a next operation cycle.
As described herein, a memory device (e.g., 120 in
A controller (e.g., 140 in
The controller 140 may be configured to direct movement of the first data value from the first subrow (e.g., 428-1 in
As illustrated in
Alternatively or in addition, as illustrated in
For example, initiation of the performance of the operations by the compute components in the logic stripe L1 may be initiated after completion of loading (storage) of the data values to the compute components and/or latches of logic stripe L1 from a first subrow in the first operation cycle but prior to initiation of operations in logic stripes corresponding to subsequent subrows in subsequent operation cycles. However, in various embodiments, during performance of the operations on the data values in logic stripe L1, movement of data values from the next subrow may be initiated for performance of operations thereon in the second logic stripe in the second operation cycle.
After storage of the data values in a particular operation cycle by the compute components and/or latches of a particular logic stripe in
Hence, because the operations have been initiated in L1 one operation cycle prior to the operations being initiated in L2 and the operations have been initiated in L2 one operation cycle prior to the operations being initiated in L3, etc., the completion of performance of the sequence of operations may be staggered. For example, as shown for the last operation cycles at the bottom of
Accordingly, the controller 140 may be configured to direct performance of a sequential plurality of operations using a plurality of compute components of a single logic stripe. The sequential plurality of operations may be performed on a number of a plurality of data values moved from a subrow of the array to the logic stripe that corresponds to a number of a plurality of the compute components and/or results of partial completion of the sequential plurality of operations prior to completion of a last of the sequential plurality of operations.
The controller 140 may be configured to apply a scheduling policy (e.g., the lockstep, pipeline, and/or systolic scheduling policies described herein) for performance of a first operation on a first data value and a second operation on a second data value. Application of a particular scheduling policy may be based on an intended timing (e.g., as directed by the sequencer 532 and/or timing circuitry 533 of the controller 540) of storage of the first data value by the first compute component of the first logic stripe and timing of storage of the second data value by the second compute component of the second logic stripe. In various embodiments, the first operation (e.g., first sequence of operations) may be a same operation as the second operation (e.g., second sequence of operations) or the first operation may differ from the second operation. The controller may be configured to direct performance, based on a particular scheduling policy, of the first operation on the first data value using the first compute component of the first logic stripe and direct performance, based on the scheduling policy, of the second operation on the second data value using the second compute component of the second logic stripe.
In some embodiments, the first compute component of the first logic stripe may be associated with a first latch. Hence, the controller may be configured to direct movement, via the sensing circuitry, of a third data value from a third subrow of a second row (e.g., any subrow of a different row) of the array via the shared I/O lines to the first latch of the first logic stripe and direct performance of a logical operation on the first data value from the first row stored by the first compute component and the third data value from the second row stored by the first latch. In some embodiments, the first latch may include or be a sense amplifier (e.g., sense amplifier 206 shown in and described in connection with
The plurality of shared I/O lines described herein may be configured, as directed by the controller, to selectably couple to the sensing circuitry to selectably enable, via a multiplexer (which may include or be the column select circuitry shown at 358 and described in connection with
Alternatively or in addition, as illustrated in
A first batch of unprocessed data (e.g., two data values) that has been input into a first logic stripe (e.g., a compute component and a latch of logic stripe 924-1 in
Latency, as described herein, is intended to mean a period of time between input of a first batch of unprocessed data to a first logic stripe for performance of a first operation and output of the first batch as completely processed data. For example, when a sequence of six instructions has been executed and the processed data has been output after the sixth operation cycle (e.g., after performing a sixth operation in the sequence of six operations), the latency of output from the sequence of six logic stripes has expired.
As such, because additional batches of data may, in some embodiments, be input after every operation cycle, every operation cycle of the memory device following the latency may output a completely processed batch of data. In some embodiments, more than one completely processed batch of data may be output per operation cycle, for example, when substantially simultaneously using multiple regions of the logic stripes (e.g., as shown by regions 924-A, 924-B, and 924-C in
A new batch of unprocessed data (e.g., two data values) may, in some embodiments, be input into the first logic stripe of a region after passage of a number of operation cycles (e.g., passage of 1-5 operation cycles after the first operation in the sequence of six operations has been performed), rather than inputting unprocessed data into the first logic stripe in the sequence after each operation has been performed therein and the result data value has been moved to the next logic stripe. Such a delay in input of data values into the first logic stripe may introduce a buffer in the logic stripes between, for example, where the first OR operation in the previously presented sequence of six logical operations has progressed in the six logic stripes for performance of the other logical operations in the sequence and introduction of new data values into the first logic stripe for performance of the first OR operation to begin another sequence of operations. The number of operation cycles included in such a buffer may be determined by factors such as possible variance and/or unpredictability in time utilized for performance of different logical operations in the sequence and/or in time utilized for performance of operations on data values moved to the first logic stripe, via the shared I/O lines, from the subrows of a memory array versus for performance of operations on data values previously stored by the plurality of latches associated with a compute component of the logic stripe, among other possible factors.
Regions 924-A, 924-B, and 924-C are each shown to include six logic stripes (e.g., logic stripes 924-1 (L1), . . . , 924-6 (L6) in region 924-A, logic stripes 924-7 (L7), 924-12 (L12) in region 924-B, and logic stripes 924-13 (L13), 924-18 (L18) in region 924-C) to each perform a logical operation in a sequence of six logical operations by way of example and not by way of limitation. For example, each region may include more or less than six logic stripes to perform a sequence having more or less than six logical operations and/or there may be more or less than three regions, such that there may be more or less than the total of 18 logic stripes (e.g., 924-1, . . . , 924-18) in a compute unit 960, as shown in
Many applications may involve input of a lengthy and/or continuous stream of data for data processing. Such applications can, for example, include signal processing, image processing, speech recognition, packet inspection, comma separated value (CSV) parsing, alpha blend graphics operations, matrix multiplication, and neural nets, among other applications, that may operate on a lengthy and/or continuous stream of data. In some embodiments, as shown in
Accordingly, as described herein, a memory device (e.g., 120 in
A controller (e.g., 140 in
The controller may be configured to direct performance of a second operation on the second data value using the second compute component of the second logic stripe (e.g., L2). The controller may be configured to direct movement of a third data value, resulting from performance of the second operation, from the second logic stripe (e.g., L2) via the connection circuitry (e.g., 232) to a third compute component (e.g., a compute component corresponding to the position of the first compute component in the first logic stripe and the position of the second compute component in the second logic stripe) of a third logic stripe (e.g., L3).
Accordingly, the controller may be configured to direct performance of a number of a plurality of logical operation sequences (e.g., the number of operation cycles shown from top to bottom in each region 924-A, 924-B, and/or 924-C) by systolic movement of logical operation results through a corresponding number of a plurality of logic stripes (e.g., L1, . . . , L6 in region 924-A, L7, . . . , L12 in region 924-B, and L13, . . . , L18 in region 924-C). A number of a plurality of the logical operation results may be computed using a corresponding number of a plurality of compute components of the corresponding number of the plurality of logic stripes. For example, the number of compute components (e.g., 631-1, . . . , 631-Z) in a first logic stripe (e.g., L1), or all logic stripes (e.g., L1, . . . , L6) in a region (e.g., 924-A) may correspond to the number of logical operation results (e.g., output from logic stripe L6).
In various embodiments, the plurality of logical operation sequences (e.g., shown in regions 924-A, 924-B, and 924-C) may each be a same sequence of logical operations (e.g., a sequence of OR, AND, XOR, OR, AND, and NOT) or the plurality of logical operation sequences may include at least one sequence of logical operations that is different from other sequences of logical operations. For example, the plurality of logic stripes may be configured as a number of a plurality of regions (e.g., 924-A, 924-B, and 924-C) that corresponds to the number of the plurality of sequences of logical operations. In some embodiments, the controller may be configured to direct initiation of the plurality of sequences of logical operations substantially simultaneously, where each of the plurality of sequences of logical operations is directed to be performed in a different one of the plurality of regions. The number of the plurality of regions (e.g., three regions 924-A, 924-B, and 924-C) may correspond to a number of a plurality of subrows (e.g., subrows 428-1, . . . , 428-18) of the row of the array divided by the number of the plurality of sequences of logical operations (e.g., three sequences of logical operations in the three regions 924-A, 924-B, and 924-C).
The controller may be configured to direct, in a first operation cycle (e.g., a first operation cycle from the top in first region 924-A), initiation of performance of a first logical operation sequence on the first data value from the first subrow (e.g., 428-1) by a number of a plurality of first compute components on a corresponding number of a plurality of logic stripes (e.g., compute component 631-1 in each logic stripe) in the first region. The controller may be configured to direct, in a second operation cycle (e.g., a second operation cycle from the top in first region 924-A), initiation of performance of a second logical operation sequence on a second data value from a second subrow (e.g., 428-2) by a number of a plurality of second compute components on a corresponding number of a plurality of logic stripes (e.g., compute component 631-1 in each logic stripe) in a second region (e.g., region 924-B).
The controller may be configured to direct, in the first operation cycle, the performance of the first logical operation sequence on the first data value by the compute components of the logic stripes in the first region. The controller may be further configured to direct movement, in the second operation cycle, of the first data value from the first subrow via the shared I/O lines to the first compute component in the first region substantially simultaneously with movement of the second data value from the second subrow, via the shared I/O lines, to a second compute component in the second region.
The controller may be configured to direct, in the second operation cycle, the performance of the first logical operation sequence on the first data value by the compute components of the logic stripes (e.g., L1, . . . , L6) in the first region (e.g., region 924-A) substantially simultaneously with performance of the second logical operation sequence on the second data value by the compute components of the logic stripes (e.g., L7, . . . , L12) in the second region (e.g., region 924-B). Similarly, in the third operation cycle, the controller may be configured to direct the performance of the first logical operation sequence on the first data value by the compute components of the logic stripes (e.g., L1, . . . , L6) in the first region (e.g., region 924-A) substantially simultaneously with performance of the second logical operation sequence on the second data value by the compute components of the logic stripes (e.g., L7, . . . , L12) in the second region (e.g., region 924-B) and with performance of the third logical operation sequence on a third data value by the compute components of the logic stripes (e.g., L13, . . . , L18) in the third region (e.g., region 924-C).
Hence, because the logical operation sequence has been initiated in L1 of region 924-A one operation cycle prior to the logical operation sequence being initiated in L7 of region 924-B and the logical operation sequence being initiated in L7 one operation cycle prior to the operations being initiated in L13, the completion of performance of the sequence of logical operations may be staggered. For example, as shown for the last operation cycles at the bottom of
The number of operation cycles illustrated top to bottom in
The apparatuses and methods for in data path compute operations described herein include a number of changes to operation of a controller of, for example, a PIM DRAM implementation. For example, the controller may coordinate assignment of instructions for separate operations of a sequence of operations to a number of sub-controllers (not shown), such that each sub-controller may direct a separate operation with respect to data values stored in each of, for example, the banks 121, bank sections 423, subarrays 425-1, . . . , 425-32, compute units 660, logic stripe 924-1, . . . , 924-18, and/or regions 924-A, 924-B, 924-C. For example, for logic stripes having 1K compute components per logic stripe, 1K different logical operation sequences may potentially be initiated (e.g., substantially simultaneously), as directed by the controller 140 and/or a corresponding number of sub-controllers.
For example, a sub-controller may be configured to direct (e.g., by execution of instructions) moving (e.g., transferring and/or copying) input data values from subrows of a row, via sensing circuitry, to a particular compute component in a particular logic stripe in a particular compute unit. A sub-controller may be configured to direct, after each performance of a logical operation of the sequence, moving (e.g., transferring and/or copying) the resultant processed data value from the logic stripe in which the operation was performed to a corresponding compute component in another (e.g., next) logic stripe for performance of the next operation in the sequence of operations (e.g., a systolic sequence).
An advantage of the systolic data movement for in data path compute operations described herein may include that a memory device configured as such may effectively make use of massive parallelization and computational power. For example, the memory device may extend its computation and execution capabilities in order to substantially simultaneously perform multiple, independent, and/or unique operations in a sequence of operations while outputting the processed data values in parallel from one operation to the next.
Accordingly, embodiments described herein provide a method for operating a memory device for in data path compute operations (e.g., by systolic data movement, as described herein) performed by execution of non-transitory instructions by a processing resource. As described herein, the method may include performing a first operation on a data value moved from a memory cell in a first subrow in a first row of an array of memory cells to a first logic stripe, the data value moved via an I/O shared by the array and a plurality of logic stripes in the data path. The method also may include moving the data value, upon which the first operation has been performed, to a selected second logic stripe via connection circuitry selectably coupling the first logic stripe and the second logic stripe and performing a second operation on the data value moved to the second logic stripe.
The method may further include performing the first operation, moving the data value, and performing the second operation by execution of a set of non-transitory instructions. The set of non-transitory instructions may, as described herein, be executed by a controller and/or a sub-controller via a processing resource for the array, the shared I/O line, the plurality of logic stripes, and/or the connection circuitry, among other components.
The method may further include performing the first operation using a first compute component of the first logic stripe and performing the second operation using a second compute component (e.g., a compute component corresponding to the position of the first compute component in the first logic stripe) of the second logic stripe. In various embodiments, the first operation and the second operation may be performed as directed by the controller and/or a sub-controller. The first operation and the second operation may be performed as a first two operations in a number of a plurality of logical operations (e.g., six logical operations in a logical operation sequence) that corresponds to a number of the plurality of logic stripes (e.g., L1, . . . , L6 in region 924-A, L7, . . . , L12 in region 924-B, and L13, . . . , L18 in region 924-C). The plurality of logical operations may be a sequential plurality of logical operations performed to yield a result that differs from the data value moved from the memory cell in the first subrow.
The method may further include moving, via a shared I/O line, a result of completion of a last operation of the sequential plurality of logical operations from a last logic stripe (e.g., L6 in region 924-A, L12 in region 924-B, and/or L18 in region 924-C) to a selected memory cell in a row of the array. The last logic stripe is intended to mean a logic stripe in which the last operation of the sequential plurality of logical operations is performed. The row of the array for storage of the result may, in various embodiments, be a row (e.g., in a DRAM memory device) in a same or a different bank, bank section, quadrant, and/or subarray relative to the subrow of a row, or subrows of rows, from which input data values were previously moved.
Embodiments of the present disclosure may increase a speed, rate, and/or efficiency of data movement in a PIM array by using an improved data path (e.g., a shared I/O line) of a DRAM implementation. As described herein, a source location and a destination location in a pair of bank locations in a memory device may be configured to couple via a plurality of shared I/O lines. A bank in the memory device can, as described herein, include an array of memory cells, sensing circuitry coupled to the array via a plurality of sense lines, the sensing circuitry including sense amplifiers and compute components, and compute unit circuitry coupled to the array and sensing circuitry via a plurality of shared I/O lines, the compute unit circuitry including a plurality of logic stripes having sense amplifiers and compute components, configured to implement operations. A controller is coupled to the array, the sensing circuitry, and the compute unit circuitry.
A command may be received from the controller to move (e.g., copy, transfer, and/or transport) data values from a source location in the array to a destination location in the compute unit circuitry. The data values may be moved from the source location to the destination location using the sense amplifiers and/or compute components via the plurality of shared I/O lines.
While example embodiments including various combinations and configurations of sensing circuitry, sense amplifiers, compute components, latches, logic stripes, shared I/O lines, column select circuitry, connection circuitry, multiplexers, etc., have been illustrated and described herein, embodiments of the present disclosure are not limited to those combinations explicitly recited herein. Other combinations and configurations of the sensing circuitry, sense amplifiers, compute components, latches, logic stripes, shared I/O lines, column select circuitry, connection circuitry, multiplexers, etc., disclosed herein are expressly included within the scope of this disclosure.
Although specific embodiments have been illustrated and described herein, those of ordinary skill in the art will appreciate that an arrangement calculated to achieve the same results may be substituted for the specific embodiments shown. This disclosure is intended to cover adaptations or variations of one or more embodiments of the present disclosure. It is to be understood that the above description has been made in an illustrative fashion, and not a restrictive one. Combination of the above embodiments, and other embodiments not specifically described herein will be apparent to those of skill in the art upon reviewing the above description. The scope of the one or more embodiments of the present disclosure includes other applications in which the above structures and processes are used. Therefore, the scope of one or more embodiments of the present disclosure should be determined with reference to the appended claims, along with the full range of equivalents to which such claims are entitled.
In the foregoing Detailed Description, some features are grouped together in a single embodiment for the purpose of streamlining the disclosure. This method of disclosure is not to be interpreted as reflecting an intention that the disclosed embodiments of the present disclosure have to use more features than are expressly recited in each claim. Rather, as the following claims reflect, inventive subject matter lies in less than all features of a single disclosed embodiment. Thus, the following claims are hereby incorporated into the Detailed Description, with each claim standing on its own as a separate embodiment.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
10068664, | May 19 2017 | Micron Technology, Inc. | Column repair in memory |
4380046, | May 21 1979 | Massively parallel processor computer | |
4435792, | Jun 30 1982 | SUN MICROSYSTEMS, INC , A DE CORP | Raster memory manipulation apparatus |
4435793, | Jul 26 1979 | Tokyo Shibaura Denki Kabushiki Kaisha | Semiconductor memory device with dummy word line/sense amplifier activation |
4727474, | Feb 18 1983 | LORAL CORPORATION, 1210 MASSILLON ROAD, AKRON, SUMMIT, OHIO 44315, A CORP OF NY | Staging memory for massively parallel processor |
4843264, | Nov 25 1987 | AMERICAN TELEPHONE AND TELEGRAPH COMPANY, A CORP NY ; POONJA, MOHAMED, AS TRUSTEE UNDER THE VISIC, INC LIQUIDATING TRUST AGREEMENT DATED DECEMBER 18, 1990 | Dynamic sense amplifier for CMOS static RAM |
4958378, | Apr 26 1989 | Sun Microsystems, Inc. | Method and apparatus for detecting changes in raster data |
4977542, | Aug 30 1988 | Mitsubishi Denki Kabushiki Kaisha | Dynamic semiconductor memory device of a twisted bit line system having improved reliability of readout |
5023838, | Dec 02 1988 | MagnaChip Semiconductor, Ltd | Random access memory device with integral logic capability |
5034636, | Jun 04 1990 | Motorola, Inc. | Sense amplifier with an integral logic function |
5201039, | Sep 30 1987 | Mitsubishi Denki Kabushiki Kaisha | Multiple address-space data processor with addressable register and context switching |
5210850, | Jun 15 1990 | HEWLETT-PACKARD DEVELOPMENT COMPANY, L P | Memory address space determination using programmable limit registers with single-ended comparators |
5253308, | Jun 21 1989 | Amber Engineering, Inc. | Massively parallel digital image data processor using pixel-mapped input/output and relative indexed addressing |
5276643, | Aug 11 1988 | Qimonda AG | Integrated semiconductor circuit |
5325519, | Oct 18 1991 | Radisys Corporation | Fault tolerant computer with archival rollback capabilities |
5367488, | Mar 18 1992 | GOLDSTAR ELECTRON COMPANY, LTD | DRAM having bidirectional global bit lines |
5379257, | Nov 16 1990 | Renesas Electronics Corporation | Semiconductor integrated circuit device having a memory and an operational unit integrated therein |
5386379, | Jan 03 1992 | Gula Consulting Limited Liability Company | Memory cell for associative memory |
5398213, | Oct 08 1992 | SAMSUNG ELECTRONICS CO , LTD | Access time speed-up circuit for a semiconductor memory device |
5440482, | Mar 25 1993 | Apple Inc | Forward and reverse Boyer-Moore string searching of multilingual text having a defined collation order |
5446690, | Aug 10 1993 | Renesas Electronics Corporation | Semiconductor nonvolatile memory device |
5473576, | Jul 27 1993 | NEC Electronics Corporation | Dynamic random access memory device with low-power consumption column selector |
5481500, | Jul 22 1994 | International Business Machines Corporation | Precharged bit decoder and sense amplifier with integrated latch usable in pipelined memories |
5485373, | Mar 25 1993 | Apple Inc | Language-sensitive text searching system with modified Boyer-Moore process |
5506811, | Apr 20 1994 | MICRON TECHNOLOGY, INC , A CORP OF DE | Dynamic memory with isolated digit lines |
5615404, | Oct 31 1994 | Intel Corporation | System having independently addressable bus interfaces coupled to serially connected multi-ported signal distributors generating and maintaining frame based polling schedule favoring isochronous peripherals |
5638128, | Nov 08 1994 | ARRIS ENTERPRISES LLC | Pixel interpolation filters for video decompression processor |
5638317, | Aug 22 1990 | Texas Instruments Incorporated | Hierarchical DRAM array with grouped I/O lines and high speed sensing circuit |
5654936, | May 25 1995 | SAMSUNG ELECTRONICS CO , LTD | Control circuit and method for controlling a data line switching circuit in a semiconductor memory device |
5678021, | Aug 25 1992 | Texas Instruments Incorporated | Apparatus and method for a memory unit with a processor integrated therein |
5724291, | Nov 30 1995 | NEC Electronics Corporation | Semiconductor memory device with reduced chip area |
5724366, | May 16 1995 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device |
5751987, | Mar 16 1990 | Texas Instruments Incorporated | Distributed processing memory chip with embedded logic having both data memory and broadcast memory |
5787458, | Aug 31 1995 | NEC Corporation | Content addressable memory of a simple construction capable of retrieving a variable word length data |
5854636, | Apr 11 1994 | Hitachi, Ltd. | Semiconductor IC with a plurality of processing circuits which receive parallel data via a parallel data transfer circuit |
5867429, | Nov 19 1997 | SanDisk Technologies LLC | High density non-volatile flash memory without adverse effects of electric field coupling between adjacent floating gates |
5870504, | Feb 29 1996 | International Business Machines Corporation | High speed outline smoothing method and apparatus including the operation of shifting bits of the current, preceding, and succeeding lines left and right |
5915084, | Sep 30 1996 | AMD TECHNOLOGIES HOLDINGS, INC ; GLOBALFOUNDRIES Inc | Scannable sense amplifier circuit |
5935263, | Jul 01 1997 | NANYA TECHNOLOGY CORP | Method and apparatus for memory array compressed data testing |
5986942, | Jan 20 1998 | NEC Electronics Corporation | Semiconductor memory device |
5991209, | Apr 11 1997 | FOOTHILLS IP LLC | Split sense amplifier and staging buffer for wide memory architecture |
5991785, | Nov 13 1997 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Determining an extremum value and its index in an array using a dual-accumulation processor |
6005799, | Aug 06 1998 | FOOTHILLS IP LLC | Methods and circuits for single-memory dynamic cell multivalue data storage |
6009020, | Mar 13 1998 | NEC Electronics Corporation | Semiconductor memory device having dynamic data amplifier circuit capable of reducing power dissipation |
6092186, | May 07 1996 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Apparatus and method for aborting un-needed instruction fetches in a digital microprocessor device |
6122211, | Apr 20 1993 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Fast, low power, write scheme for memory circuits using pulsed off isolation device |
6125071, | Apr 22 1998 | TOSHIBA MEMORY CORPORATION | Semiconductor memory device with high data read rate |
6134164, | Apr 22 1999 | International Business Machines Corp. | Sensing circuit for a memory cell array |
6147514, | Dec 11 1997 | Kabushiki Kaisha Toshiba | Sense amplifier circuit |
6151244, | Mar 17 1998 | Mitsubishi Denki Kabushiki Kaisha | Dynamic semiconductor memory device |
6157578, | Jul 15 1999 | STMicroelectronics, Inc. | Method and apparatus for accessing a memory device |
6163862, | Dec 01 1997 | International Business Machines Corporation | On-chip test circuit for evaluating an on-chip signal using an external test signal |
6166942, | Aug 21 1998 | Round Rock Research, LLC | Embedded DRAM architecture with local data drivers and programmable number of data read and data write lines |
6172918, | Dec 08 1998 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device allowing high-speed operation of internal data buses |
6175514, | Jan 15 1999 | Intel Corporation | Content addressable memory device |
6181698, | Jul 09 1997 | Network routing table using content addressable memory | |
6208544, | Sep 09 1999 | Harris Corporation | Content addressable memory cell providing simultaneous read and compare capability |
6226215, | Dec 30 1998 | Hyundai Electronics Industries Co., Ltd. | Semiconductor memory device having reduced data access time and improve speed |
6301153, | Apr 30 1997 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device |
6301164, | Aug 25 2000 | NANYA TECHNOLOGY CORP | Antifuse method to repair columns in a prefetched output memory architecture |
6304477, | Jan 31 2001 | Everspin Technologies, Inc | Content addressable magnetic random access memory |
6389507, | Jan 15 1999 | GIGABUS, INC | Memory device search system and method |
6418498, | Dec 30 1999 | Intel Corporation | Integrated system management memory for system management interrupt handler independent of BIOS and operating system |
6466499, | Jul 11 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DRAM sense amplifier having pre-charged transistor body nodes |
6510098, | May 28 1997 | FOOTHILLS IP LLC | Method and apparatus for transferring data in a dual port memory |
6563754, | Feb 08 2001 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | DRAM circuit with separate refresh memory |
6578058, | Oct 06 1999 | Keysight Technologies, Inc | System and method for comparing values from target systems |
6731542, | Dec 05 2002 | Infineon Technologies LLC | Circuit for accurate memory read operations |
6754746, | Jul 05 1994 | Invensas Corporation | Memory array with read/write methods |
6768679, | Feb 10 2003 | Infineon Technologies LLC | Selection circuit for accurate memory read operations |
6807614, | Jul 19 2001 | STRIPE, INC | Method and apparatus for using smart memories in computing |
6816422, | May 13 2002 | Renesas Technology Corp | Semiconductor memory device having multi-bit testing function |
6819612, | Mar 13 2003 | MONTEREY RESEARCH, LLC | Apparatus and method for a sense amplifier circuit that samples and holds a reference voltage |
6894549, | Feb 21 2001 | MONTEREY RESEARCH, LLC | Ferroelectric non-volatile logic elements |
6943579, | Dec 20 2002 | Altera Corporation | Variable fixed multipliers using memory blocks |
6948056, | Sep 28 2000 | Analog Devices, Inc | Maintaining even and odd array pointers to extreme values by searching and comparing multiple elements concurrently where a pointer is adjusted after processing to account for a number of pipeline stages |
6950771, | Dec 09 2003 | XILINX, Inc. | Correlation of electrical test data with physical defect data |
6950898, | Aug 31 2000 | Round Rock Research, LLC | Data amplifier having reduced data lines and/or higher data rates |
6956770, | Sep 17 2003 | SanDisk Technologies LLC | Non-volatile memory and method with bit line compensation dependent on neighboring operating modes |
6961272, | Feb 15 2002 | Micron Technology, Inc. | Physically alternating sense amplifier activation |
6965648, | May 04 2000 | Oracle America, Inc | Source synchronous link integrity validation |
6985394, | Dec 05 2002 | Samsung Electronics Co., Ltd | Integrated circuit devices including input/output line pairs and precharge circuits and related memory devices |
6987693, | Sep 24 2002 | SanDisk Technologies LLC | Non-volatile memory and method with reduced neighboring field errors |
7020017, | Apr 06 2004 | SanDisk Technologies LLC | Variable programming of non-volatile memory |
7028170, | Mar 08 2000 | Oracle America, Inc | Processing architecture having a compare capability |
7045834, | Aug 22 1997 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Memory cell arrays |
7054178, | Sep 06 2002 | Etron Technology, Inc. | Datapath architecture for high area efficiency |
7061817, | Jun 30 2004 | Mosaid Technologies Incorporated | Data path having grounded precharge operation and test compression capability |
7079407, | Oct 18 2002 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Content addressable memory (CAM) device including match line sensing |
7173857, | May 23 2002 | Renesas Electronics Corporation | Nonvolatile semiconductor memory device capable of uniformly inputting/outputting data |
7187585, | Apr 05 2005 | SanDisk Technologies LLC | Read operation for non-volatile storage that includes compensation for coupling |
7196928, | Apr 05 2005 | SanDisk Technologies LLC | Compensating for coupling during read operations of non-volatile memory |
7260565, | Mar 09 2000 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Method and apparatus for high speed table search |
7260672, | Sep 07 2001 | Intel Corporation | Using data stored in a destructive-read memory |
7372715, | Jun 14 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Architecture and method for NAND flash memory |
7400532, | Feb 16 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Programming method to reduce gate coupling interference for non-volatile memory |
7406494, | May 14 2002 | Texas Instruments Incorporated | Method of generating a cycle-efficient bit-reverse index array for a wireless communication system |
7447720, | Apr 23 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for finding global extrema of a set of bytes distributed across an array of parallel processing elements |
7454451, | Apr 23 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for finding local extrema of a set of values for a parallel processing element |
7457181, | Nov 17 2005 | SAMSUNG ELECTRONICS CO , LTD | Memory device and method of operating the same |
7515501, | May 24 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory architecture having local column select lines |
7535769, | Jun 20 2005 | SanDisk Technologies LLC | Time-dependent compensation currents in non-volatile memory read operations |
7546438, | Jul 19 2001 | STRIPE, INC | Algorithm mapping, specialized instructions and architecture features for smart memory computing |
7562198, | Jun 09 2004 | Acacia Research Group LLC | Semiconductor device and semiconductor signal processing apparatus |
7574466, | Apr 23 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for finding global extrema of a set of shorts distributed across an array of parallel processing elements |
7602647, | Jul 20 2006 | SanDisk Technologies LLC | System that compensates for coupling based on sensing a neighbor using coupling |
7663928, | Oct 09 2007 | eMemory Technology Inc. | Sense amplifier circuit having current mirror architecture |
7685365, | Sep 30 2004 | Intel Corporation | Transactional memory execution utilizing virtual memory |
7692466, | Aug 18 2006 | ATI Technologies Inc | Sense amplifier based flip-flop |
7752417, | Jun 05 2006 | Oracle America, Inc | Dynamic selection of memory virtualization techniques |
7791962, | Jun 09 2004 | Acacia Research Group LLC | Semiconductor device and semiconductor signal processing apparatus |
7796453, | Jun 29 2007 | Longitude Licensing Limited | Semiconductor device |
7805587, | Nov 01 2006 | Nvidia Corporation | Memory addressing controlled by PTE fields |
7808854, | Feb 19 2008 | Kioxia Corporation | Systems and methods for data transfers between memory cells |
7827372, | Sep 04 2003 | NYTELL SOFTWARE LLC | Intergrated circuit and a method of cache remapping |
7869273, | Sep 04 2007 | SanDisk Technologies LLC | Reducing the impact of interference during programming |
7898864, | Jun 24 2009 | SanDisk Technologies LLC | Read operation for memory with compensation for coupling based on write-erase cycles |
7924628, | Nov 14 2007 | MORGAN STANLEY SENIOR FUNDING | Operation of a non-volatile memory array |
7937535, | Feb 22 2007 | ARM Limited | Managing cache coherency in a data processing apparatus |
7957206, | Apr 04 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Read circuitry for an integrated circuit having memory cells and/or a memory cell array, and method of operating same |
7979667, | Dec 10 2007 | VALLEY DEVICE MANAGEMENT | Memory array search engine |
7996749, | Jul 03 2007 | Altera Corporation | Signal loss detector for high-speed serial interface of a programmable logic device |
8042082, | Sep 12 2007 | Three dimensional memory in a system on a chip | |
8045391, | Jun 07 2007 | SanDisk Technologies LLC | Non-volatile memory and method with improved sensing having bit-line lockout control |
8059438, | Aug 28 2009 | GLOBALFOUNDRIES Inc | Content addressable memory array programmed to perform logic operations |
8089819, | Jun 09 2004 | Acacia Research Group LLC | Semiconductor device and semiconductor signal processing apparatus |
8095825, | Jan 16 2006 | Renesas Electronics Corporation | Error correction method with instruction level rollback |
8117462, | Aug 21 2000 | United States Postal Service | Delivery point validation system |
8164942, | Feb 01 2010 | International Business Machines Corporation | High performance eDRAM sense amplifier |
8208328, | Jun 15 2009 | Samsung Electronics Co., Ltd. | Semiconductor memory device |
8213248, | Mar 06 2009 | Samsung Electronics Co., Ltd. | Semiconductor memory device having improved local input/output line precharge scheme |
8223568, | Dec 19 2008 | Samsung Electronics Co., Ltd. | Semiconductor memory device adopting improved local input/output line precharging scheme |
8238173, | Jul 16 2009 | GSI TECHNOLOGY INC | Using storage cells to perform computation |
8274841, | Feb 20 2008 | Renesas Electronics Corporation | Semiconductor signal processing device |
8279683, | Jul 15 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Digit line comparison circuits |
8310884, | Aug 06 2009 | Kioxia Corporation | Semiconductor memory device |
8332367, | Oct 20 2010 | International Business Machines Corporation | Parallel data redundancy removal |
8339824, | Jul 02 2008 | Nearest neighbor serial content addressable memory | |
8339883, | Nov 18 2009 | Samsung Electronics Co., Ltd. | Semiconductor memory device |
8347154, | Sep 21 2010 | LENOVO INTERNATIONAL LIMITED | Use of hashing function to distinguish random and repeat errors in a memory system |
8351292, | Jan 15 2010 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor device and data processing system |
8356144, | Feb 10 2005 | Vector processor system | |
8417921, | Aug 15 2008 | Apple Inc. | Running-min and running-max instructions for processing vectors using a base value from a key element of an input vector |
8462532, | Aug 31 2010 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Fast quaternary content addressable memory cell |
8484276, | Mar 18 2009 | International Business Machines Corporation | Processing array data on SIMD multi-core processor architectures |
8495438, | Dec 28 2007 | Texas Instruments Incorporated | Technique for memory imprint reliability improvement |
8503250, | Jul 07 2000 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | High speed DRAM architecture with uniform access latency |
8526239, | Apr 29 2010 | Hynix Semiconductor Inc. | Semiconductor memory device and method of operating the same |
8533245, | Mar 03 2010 | Altera Corporation | Multipliers with a reduced number of memory blocks |
8555037, | Aug 15 2008 | Apple Inc. | Processing vectors using wrapping minima and maxima instructions in the macroscalar architecture |
8599613, | Mar 29 2011 | Kioxia Corporation | Nonvolatile semiconductor memory |
8605015, | Dec 23 2009 | SYNDIANT, INC | Spatial light modulator with masking-comparators |
8625376, | Nov 02 2010 | Hynix Semiconductor Inc | Semiconductor memory device and method of operation the same |
8644101, | Feb 01 2011 | Samsung Electronics Co., Ltd. | Local sense amplifier circuit and semiconductor memory device including the same |
8650232, | Oct 26 2009 | Via Technologies, INC | System and method for determination of a horizontal minimum of digital values |
8873272, | Nov 04 2011 | SK Hynix Inc. | Semiconductor memory apparatus and test circuit therefor |
8964496, | Jul 26 2013 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Apparatuses and methods for performing compare operations using sensing circuitry |
8971124, | Aug 08 2013 | Lodestar Licensing Group LLC | Apparatuses and methods for performing logical operations using sensing circuitry |
9015390, | Apr 25 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Active memory data compression system and method |
9047193, | Jan 29 2010 | SHANGHAI XIN HAO MICRO ELECTRONICS CO LTD | Processor-cache system and method |
9165023, | Jan 31 2011 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Integrated circuit device and method for determining an index of an extreme value within an array of values |
9659605, | Apr 20 2016 | Micron Technology, Inc.; Micron Technology, Inc | Apparatuses and methods for performing corner turn operations using sensing circuitry |
9659610, | May 18 2016 | Micron Technology, Inc. | Apparatuses and methods for shifting data |
9697876, | Mar 01 2016 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Vertical bit vector shift in memory |
9761300, | Nov 22 2016 | Micron Technology, Inc. | Data shift apparatuses and methods |
9911727, | Mar 16 2015 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strapping structure of memory circuit |
9997212, | Apr 24 2017 | Micron Technology, Inc. | Accessing data in memory |
20010007112, | |||
20010008492, | |||
20010010057, | |||
20010028584, | |||
20010043089, | |||
20020059355, | |||
20030167426, | |||
20030222879, | |||
20040073592, | |||
20040073773, | |||
20040085840, | |||
20040095826, | |||
20040154002, | |||
20040205289, | |||
20040240251, | |||
20050015557, | |||
20050078514, | |||
20050097417, | |||
20050285862, | |||
20060047937, | |||
20060069849, | |||
20060146623, | |||
20060149804, | |||
20060181917, | |||
20060215432, | |||
20060225072, | |||
20060291282, | |||
20070103986, | |||
20070171747, | |||
20070180006, | |||
20070180184, | |||
20070195602, | |||
20070285131, | |||
20070285979, | |||
20070291532, | |||
20080025073, | |||
20080037333, | |||
20080052711, | |||
20080137388, | |||
20080165601, | |||
20080178053, | |||
20080215937, | |||
20090067218, | |||
20090154238, | |||
20090154273, | |||
20090254697, | |||
20100067296, | |||
20100091582, | |||
20100110748, | |||
20100172190, | |||
20100210076, | |||
20100226183, | |||
20100308858, | |||
20100332895, | |||
20110051523, | |||
20110063919, | |||
20110093662, | |||
20110103151, | |||
20110119467, | |||
20110122695, | |||
20110140741, | |||
20110219260, | |||
20110267883, | |||
20110317496, | |||
20120005397, | |||
20120017039, | |||
20120023281, | |||
20120120705, | |||
20120134216, | |||
20120134225, | |||
20120134226, | |||
20120140540, | |||
20120182798, | |||
20120195146, | |||
20120198310, | |||
20120246380, | |||
20120265964, | |||
20120281486, | |||
20120303627, | |||
20130003467, | |||
20130061006, | |||
20130107623, | |||
20130117541, | |||
20130124783, | |||
20130132702, | |||
20130138646, | |||
20130163362, | |||
20130173888, | |||
20130205114, | |||
20130219112, | |||
20130227361, | |||
20130283122, | |||
20130286705, | |||
20130326154, | |||
20130332707, | |||
20140185395, | |||
20140208041, | |||
20140215185, | |||
20140250279, | |||
20140344934, | |||
20150029798, | |||
20150042380, | |||
20150063052, | |||
20150078108, | |||
20150085589, | |||
20150120987, | |||
20150134713, | |||
20150270015, | |||
20150279466, | |||
20150324290, | |||
20150325272, | |||
20150356009, | |||
20150356022, | |||
20150357007, | |||
20150357008, | |||
20150357019, | |||
20150357020, | |||
20150357021, | |||
20150357022, | |||
20150357023, | |||
20150357024, | |||
20150357047, | |||
20160027497, | |||
20160062672, | |||
20160062673, | |||
20160062692, | |||
20160062733, | |||
20160063284, | |||
20160064045, | |||
20160064047, | |||
20160098208, | |||
20160098209, | |||
20160110135, | |||
20160125919, | |||
20160154596, | |||
20160155482, | |||
20160188250, | |||
20160196142, | |||
20160196856, | |||
20160225422, | |||
20160266873, | |||
20160266899, | |||
20160267951, | |||
20160292080, | |||
20160306584, | |||
20160306614, | |||
20160350230, | |||
20160365129, | |||
20160371033, | |||
20170052906, | |||
20170269865, | |||
CN101681672, | |||
CN102141905, | |||
CN105990333, | |||
EP214718, | |||
EP2026209, | |||
JP2006127460, | |||
JP2009259193, | |||
JP831168, | |||
KR100211482, | |||
KR1020100134235, | |||
KR1020130049421, | |||
WO2001065359, | |||
WO2010079451, | |||
WO2013062596, | |||
WO2013081588, | |||
WO2013095592, | |||
WO2016144726, | |||
WO2018175121, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Mar 17 2017 | LEA, PERRY V | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 054166 | /0629 | |
Oct 26 2020 | Micron Technology, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Oct 26 2020 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Dec 03 2024 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Date | Maintenance Schedule |
Jun 29 2024 | 4 years fee payment window open |
Dec 29 2024 | 6 months grace period start (w surcharge) |
Jun 29 2025 | patent expiry (for year 4) |
Jun 29 2027 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 29 2028 | 8 years fee payment window open |
Dec 29 2028 | 6 months grace period start (w surcharge) |
Jun 29 2029 | patent expiry (for year 8) |
Jun 29 2031 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 29 2032 | 12 years fee payment window open |
Dec 29 2032 | 6 months grace period start (w surcharge) |
Jun 29 2033 | patent expiry (for year 12) |
Jun 29 2035 | 2 years to revive unintentionally abandoned end. (for year 12) |