multiple integrated circuit devices in a stacked configuration that uses a spacing element for allowing increased device density and increased thermal conduction or heat removal for semiconductor devices and the methods for the stacking thereof.
|
40. An apparatus for interposing between a plurality of semiconductor devices, each semiconductor device of said plurality of semiconductor devices having at least one bond pad on an active surface thereof and a bottom surface, comprising:
a first surface having a first length and a first width; a second surface having a length and a width smaller than said first width of said first surface, said first surface providing a protective overhang portion that protects the at least one bond pad on an active surface of a first semiconductor device and said second surface being mountable to the active surface of said first semiconductor device.
1. An apparatus for interposing between a first semiconductor device and a second semiconductor device, said first semiconductor device and said second semiconductor device each having a plurality of bond pads disposed on an active surface thereof and a bottom surface, comprising:
a first surface having a first length and a first width; a second surface having a length and a width smaller than said first width of said first surface, said first surface comprising an overhang portion of said apparatus for protection of said plurality of bond pads disposed on said first semiconductor device and said second surface being mountable to the active surface of said first semiconductor device.
69. A thermally conductive apparatus for interposing between a plurality of semiconductor devices, each semiconductor device of said plurality of semiconductor devices having at least one bond pad on an active surface thereof and a bottom surface, comprising:
a first surface having a first length and a first width; a second surface having a length and a width smaller than said first width of said first surface, said first surface providing a protective overhang portion over the at least one bond pad on an active surface of a first semiconductor device of said plurality of semiconductor devices and said second surface being mountable to the active surface of said first semiconductor device.
53. A thermally conductive apparatus interposed between a first semiconductor device and a second semiconductor device, said first semiconductor device and said second semiconductor device each having a plurality of bond pads on an active surface thereof and a bottom surface, said apparatus comprising:
a first surface having a first length and a first width; a second surface having a length and a width smaller than said first width of said first surface, said first surface comprising an overhang portion of said apparatus that protects said plurality of bond pads disposed on said first semiconductor device and said second surface being mountable to the active surface of said first semiconductor device.
51. A multiple semiconductor device stack apparatus comprising:
a substrate; a first semiconductor device having at least one bond pad on an active surface thereof, mounted to said substrate; a first interposer device mounted to said first semiconductor device, on a side opposite said substrate, said first interposer device having a first surface of a first area and a second surface of a second area less than said first area with a first pair of recesses formed on opposing edges of said first interposer device exposing the at least one bond pad on the active surface of the first semiconductor device, said second surface mounted to the active surface of the first semiconductor device; and a second semiconductor device, mounted to said first surface of said first interposer device, opposite said first semiconductor device.
81. A multiple semiconductor device stack apparatus comprising:
a substrate; a first semiconductor device having at least one bond pad on an active surface thereof, mounted to said substrate; a thermally conductive first interposer device mounted to said first semiconductor device, on a side opposite said substrate, said first interposer device having a first surface of a first area and a second surface of a second area less than said first area with a first pair of recesses formed on opposing edges of said first interposer device exposing the at least one bond pad on the active surface of the first semiconductor device, said second surface mounted to the active surface of the first semiconductor device; and a second semiconductor device, mounted to said first surface of said first interposer device, opposite said first semiconductor device.
17. An apparatus for interposing between a first semiconductor device and a second semiconductor device, said first semiconductor device and said second semiconductor device each having a plurality of bond pads on an active surface thereof and a bottom surface, said apparatus comprising:
a first surface having a first length and a first width; a second surface having a length and a width smaller than said first width of said first surface, said first surface comprising an overhang portion of said apparatus for protection of said plurality of bond pads disposed on said first semiconductor device and said second surface being mountable to the active surface of said first semiconductor device; a third surface having a first length and a first width; and a fourth surface having a length and a width smaller than said first width of said third surface, said third surface providing an overhang portion of said apparatus for protection of said plurality of bond pads disposed on said second semiconductor device and said fourth surface being mountable to the active surface of said second semiconductor device.
2. The apparatus according to
3. The apparatus according to
4. The apparatus according to
5. The apparatus according to
6. The apparatus according to
7. The apparatus according to
8. The apparatus according to
9. The apparatus according to
10. The apparatus according to
11. The apparatus according to
12. The apparatus according to
13. The apparatus according to
14. The apparatus according to
15. The apparatus according to
16. The apparatus according to
18. The apparatus according to
19. The apparatus according to
20. The apparatus according to
21. The apparatus according to
22. The apparatus according to
23. The apparatus according to
24. The apparatus according to
25. The apparatus according to
26. The apparatus according to
27. The apparatus according to
28. The apparatus according to
29. The apparatus according to
30. The apparatus according to
31. The apparatus according to
32. The apparatus according to
33. The apparatus according to
34. The apparatus according to
35. The apparatus according to
36. The apparatus according to
37. The apparatus according to
38. The apparatus according to
39. The apparatus according to
41. The apparatus according to
42. The apparatus according to
43. The apparatus according to
a third surface having a first length and a first width; and a fourth surface having a length and a width smaller than said first width of said third surface, said third surface providing a portion that is at least partially covering the at least one bond pad on an active surface of a second semiconductor device and said fourth surface being mountable to the active surface of said second semiconductor device.
44. The apparatus according to
45. The apparatus according to
46. The apparatus according to
47. The apparatus according to
48. The apparatus according to
49. The apparatus according to
50. The apparatus according to
52. The multiple semiconductor device stack apparatus according to
a second interposer device having a first side and a second side, said second interposer device being mounted to said second semiconductor device on said first side thereof, wherein said second interposer device includes a bond pad recess opening for allowing connection between either said first and second semiconductor devices or between said semiconductor devices and said substrate, or both.
54. The apparatus according to
55. The apparatus according to
56. The apparatus according to
57. The apparatus according to
58. The apparatus according to
59. The apparatus according to
60. The apparatus according to
61. The apparatus according to
62. The apparatus according to
63. The apparatus according to
64. The apparatus according to
65. The apparatus according to
66. The apparatus according to
67. The apparatus according to
68. The apparatus according to
70. The apparatus according to
a third surface having a first length and a first width; a fourth surface having a length and a width smaller than said first width of said third surface, said third surface providing a protective overhang portion that protects the at least one bond pad on an active surface of a second semiconductor device of said plurality of semiconductor devices and said fourth surface being mountable to the active surface of said second semiconductor device.
71. The apparatus according to
72. The apparatus according to
73. The apparatus according to
74. The apparatus according to
75. The apparatus according to
76. The apparatus according to
77. The apparatus according to
78. The apparatus according to
79. The apparatus according to
80. The apparatus according to
82. The multiple semiconductor device stack apparatus according to
a second thermally conductive interposer device having a first side and a second side, said second interposer device being mounted to said second semiconductor device on said first side thereof, wherein said second interposer device includes a bond pad recess opening for allowing connection between either said first and second semiconductor devices or between said semiconductor devices and said substrate, or both.
|
1. Field of the Invention
The present invention relates generally to the packaging of integrated circuit devices by interposing a plurality of integrated circuit devices within a common package for increased semiconductor device density. More particularly, the present invention relates to multiple integrated circuit devices in a stacked configuration that uses a spacing element allowing increased semiconductor device density and allowing better thermal conductivity for dissipating heat for semiconductor memory devices, semiconductor processor type devices, or any desired type integrated circuit semiconductor device.
2. State of the Art
Integrated circuit semiconductor devices have been known since shortly after the development of the electronic transistor device. The goals in designing and manufacturing semiconductor devices have been to make the devices smaller, more complex, with higher densities, and to include additional features. One method that improves the features and the densities of the semiconductor devices is to shrink the line sizes used in the lithographic process step in fabricating semiconductor devices. For example, each one-half reduction in line width of the circuits of the semiconductor device corresponds to a four-fold increase in chip density for the same size device. Unfortunately, increasing density simply through improved lithographic techniques is limited because of physical limits and the cost factor of scaling down the dimensions of the semiconductor device. Accordingly, alternative solutions to increase semiconductor device density have been pursued. One such alternative has been the stacking of multiple semiconductor devices. However, conventional stacking of semiconductor devices can lead to excessive local heating of the stacked semiconductor devices as well as lead to restraints on how the heat may be removed from the stacked semiconductor devices.
One approach of semiconductor device (die) stacking uses a chip geometry known as cubic chip design and is illustrated in drawing
Unfortunately, the cubic design has several disadvantages that make it unsuitable for all types of semiconductor device packaging design. One disadvantage is that the cubic stacking of the semiconductor devices one on top of another causes stack stresses or bending, or both. Additionally, because of stack stressing or bending, there is a limit to the number of semiconductor devices that can be stacked one on top of another. Also, if the adhesive of the stack weakens and comes loose, the semiconductor device will shift, which can result in the breaking of the bonds between the various devices 6 and the substrate 4. Furthermore, the stacking of the semiconductor devices generates thermal and mechanical problems where the semiconductor devices generate heat that cannot be easily dissipated when they are stacked one upon another.
Additional solutions have been developed in the prior art and are illustrated in U.S. Pat. Nos. 5,585,675 ('675 patent) and 5,434,745 ('745 patent). The '675 patent discloses a packaging assembly for a plurality of semiconductor devices that provides for stacking of the semiconductor devices. The packaging assembly uses angularly offset pad-to-pad via structures that are configured to allow three-dimensional stacking of the semiconductor devices. The electrical connection is provided to a via structure where multiple identical tubes are provided in which a semiconductor device is mounted and then one tube is mounted on top of another tube. The angularly off-set via pads are provided through the stack tube structure for connection. One disadvantage with the angularly offset pad via structure is that the tubes must be precisely manufactured so that the vias are lined up properly. Further, the semiconductor devices must be set within strict tolerances for the tubes to stack one on top of another so the vias can be aligned properly as well.
The '745 patent discloses a stacked semiconductor device carrier assembly and a method for packaging interconnecting semiconductor devices. The carriers are constructed from a metal substrate onto which the semiconductor device attaches. Next, the semiconductor device is wired bonded to the conductor pattern on the substrate and each conductor is routed to the edge of the substrate where it is connected to a half circle of metallized through hole. Again, the '745 patent discloses a tube like design with half circle vias for allowing interconnection to the stack of multiple semiconductor devices.
One disadvantage with the stack type semiconductor device carrier of the '745 patent is that the tubes are connected one with another. Any potential rework operation involving the wire connections is very difficult in that the tube assemblies must be disassembled for such a rework operation.
Accordingly, a multiple stacked arrangement of semiconductor devices and associated methods of stacking that reduce stack stresses or bending of the semiconductor devices, that allow easier reworking of the wiring interconnecting bond pads of the semiconductor devices, that protect the bond pads of each semiconductor device from the other devices, and that effectively remove heat from the semiconductor devices are needed.
The present invention is directed to the packaging of integrated circuit devices by interposing a plurality of integrated circuit devices within a common package for increased semiconductor device density. The present invention relates to multiple integrated circuit devices in a stacked configuration that uses a spacing element for allowing increased device density and the removal of thermal energy from semiconductor devices and the methods for the stacking thereof.
Illustrated in a cross-sectional diagram in drawing
This protects the semiconductor devices 24 during the stacking and enables a variety of interconnections to be used between semiconductor devices 24, T-interposers 26, and/or substrates 22. The interconnection between semiconductor devices 24 or interposers 26 or substrates 22, or both, uses conductor traces, tape, wire bonding, conductive paste, or conductive adhesives, or any other type of suitable semiconductor interconnection technique known to one skilled in the art. The T-interposer 26 allows bond pads 28 of the semiconductor device 24 to be exposed, so no additional rerouting steps are required to reroute a bond pad 28 to the edges. This is advantageous over the prior art structures, such as the cubic design shown in drawing
In multiple stack unit 20, if desired, the first semiconductor device 24, which is mounted to substrate 22, can be a microprocessor while the second semiconductor device 24, located above T-interposer 26 mounted to the first semiconductor device 24 located on the substrate 22, can be a semiconductor memory device, which allows for mixing and matching of the semiconductor devices such as memory devices and processing devices and control logic devices for a complete, integrated semiconductor device package.
Referring to drawing
Still referring to the T-interposer 26 illustrated in drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Referring to drawing
Each T-interposer 26 can be manufactured in various manners; ideally, the T-interposer 26 consists of a unitary element that is milled or machined from a single piece. The side edges for producing the "T" effect are milled away to preserve the integral strength of the unitary piece. This design prevents fractures occurring in seams of the T-interposer where the top "T" portion is epoxied to the bottom as a separate element. If desired, T-interposer 26 can be made from separate pieces, one having a smaller width than the other, if the epoxy or adhesive used to connect the two elements is of sufficient strength to prevent fracturing or separation, or the strain and load placed on the seams were greatly reduced so as to minimize the possibility of fracturing.
The use of the T-interposer 26 for stacking bare dies has several advantages over prior art solutions. One advantage is that it reduces stack stresses or bending. Further, the T-interposer allows easier reworking of any bond interconnect when necessary. Additionally, as there is no stress problems inherit in stacking semiconductor devices upon other devices as any number of devices can be stacked with T-interposer 26 used in separating device from device, thus allowing for greater device densities for memory devices and other type semiconductor devices. Also, several types of interconnect methods are possible with the T-interposer, such as wire bonding, ball bonding, flip chip bonding, etc. Additional advantages include the bond pads of each semiconductor device being protected from one another in the device stack. Thermal and mechanical properties are improved because of the use of the T-interposer. The improved thermal and mechanical properties also allow for increased semiconductor device density for memory chips and SIMM type devices.
Those skilled in the art will appreciate that semiconductor devices according to the present invention may comprise an integrated circuit die employed for storing or processing digital information, including, for example, a Dynamic Random Access Memory (DRAM) integrated circuit die, a Static Random Access Memory (SRAM) integrated circuit die, a Synchronous Graphics Random Access Memory (SGRAM) integrated circuit die, a Programmable Read-Only Memory (PROM) integrated circuit die, an Electrically Erasable PROM (EEPROM) integrated circuit die, a flash memory die and a microprocessor die, and that the present invention includes such devices within its scope. In addition, it will be understood that the shape, size, and configuration of bond pads, jumper pads, dice, and lead frames may be varied without departing from the scope of the invention and appended claims. For example, the jumper pads may be round, oblong, hemispherical or variously shaped and sized so long as the jumper pads provide enough surface area to accept attachment of one or more wire bonds thereto. In addition, the bond pads may be positioned at any location on the active surface of the die.
As shown in drawing
Accordingly, the claims appended hereto are written to encompass all semiconductor devices including those mentioned. Those skilled in the art will also appreciate that various combinations and obvious modifications of the preferred embodiments may be made without departing from the spirit of this invention and the scope of the accompanying claims.
Patent | Priority | Assignee | Title |
10008511, | Aug 14 2000 | WODEN TECHNOLOGIES INC | Dense arrays and charge storage devices |
10083912, | Nov 11 2015 | NXP USA, INC | Method of packaging integrated circuit die and device |
10431513, | Aug 19 2005 | Micron Technology, Inc. | Microelectronic devices, stacked microelectronic devices, and methods for manufacturing microelectronic devices |
10644021, | Aug 14 2000 | WODEN TECHNOLOGIES INC | Dense arrays and charge storage devices |
10747702, | Oct 31 2018 | Dell Products L.P. | Interposer systems for information handling systems |
11239128, | Aug 19 2005 | Micron Technology, Inc. | Microelectronic devices, stacked microelectronic devices, and methods for manufacturing microelectronic devices |
11309301, | May 28 2020 | SanDisk Technologies, Inc | Stacked die assembly including double-sided inter-die bonding connections and methods of forming the same |
11335671, | May 28 2020 | SanDisk Technologies, Inc | Stacked die assembly including double-sided inter-die bonding connections and methods of forming the same |
11452209, | Jan 10 2020 | TDK Corporation | Electronic component and its manufacturing method |
11545303, | Jan 16 2020 | TDK Corporation | Electronic component and its manufacturing method |
6483736, | Nov 16 1998 | SanDisk Technologies LLC | Vertically stacked field programmable nonvolatile memory and method of fabrication |
6503776, | Jan 05 2001 | Advanced Semiconductor Engineering, Inc. | Method for fabricating stacked chip package |
6525953, | Aug 13 2001 | SanDisk Technologies LLC | Vertically-stacked, field-programmable, nonvolatile memory and method of fabrication |
6555902, | Jul 17 2000 | Siliconware Precision Industries Co., Ltd. | Multiple stacked-chip packaging structure |
6593624, | Sep 25 2001 | SanDisk Technologies LLC | Thin film transistors with vertically offset drain regions |
6624485, | Nov 05 2001 | SanDisk Technologies LLC | Three-dimensional, mask-programmed read only memory |
6689644, | Aug 13 2001 | SanDisk Technologies LLC | Vertically-stacked, field-programmable, nonvolatile memory and method of fabrication |
6710455, | Aug 30 2001 | Infineon Technologies AG | Electronic component with at least two stacked semiconductor chips and method for fabricating the electronic component |
6731011, | Feb 19 2002 | SanDisk Technologies LLC | Memory module having interconnected and stacked integrated circuits |
6737675, | Jun 27 2002 | SanDisk Technologies LLC | High density 3D rail stack arrays |
6759745, | Sep 13 2001 | Texas Instruments Incorporated | Semiconductor device and manufacturing method thereof |
6777797, | Jun 27 2002 | OKI SEMICONDUCTOR CO , LTD | Stacked multi-chip package, process for fabrication of chip structuring package, and process for wire-bonding |
6780711, | Nov 16 1998 | SanDisk Technologies LLC | Vertically stacked field programmable nonvolatile memory and method of fabrication |
6828174, | Jun 07 2001 | Renesas Electronics Corporation | Semiconductor device and a method of manufacturing the same |
6836002, | Mar 09 2000 | III Holdings 10, LLC | Semiconductor device |
6841813, | Aug 13 2001 | WODEN TECHNOLOGIES INC | TFT mask ROM and method for making same |
6841881, | Jun 07 2001 | Renesas Electronics Corporation | Semiconductor device and a method of manufacturing the same |
6843421, | Aug 13 2001 | SanDisk Technologies LLC | Molded memory module and method of making the module absent a substrate support |
6853049, | Mar 13 2002 | SanDisk Technologies LLC | Silicide-silicon oxide-semiconductor antifuse device and method of making |
6881994, | Aug 14 2000 | WODEN TECHNOLOGIES INC | Monolithic three dimensional array of charge storage devices containing a planarized surface |
6888750, | Apr 28 2000 | SanDisk Technologies LLC | Nonvolatile memory on SOI and compound semiconductor substrates and method of fabrication |
6896760, | Jan 16 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Fabrication of stacked microelectronic devices |
6897514, | Mar 28 2001 | WODEN TECHNOLOGIES INC | Two mask floating gate EEPROM and method of making |
6930396, | Apr 05 2002 | Renesas Electronics Corporation | Semiconductor device and method for manufacturing the same |
6933597, | Jul 09 2002 | National Semiconductor Corporation | Spacer with passive components for use in multi-chip modules |
6937477, | Jan 21 2004 | ASE ASSEMBLY AND TEST SHANGHAI LTD | Structure of gold fingers |
6940109, | Jun 27 2002 | SanDisk Technologies LLC | High density 3d rail stack arrays and method of making |
6943438, | Apr 20 2002 | Samsung Electronics Co., Ltd. | Memory card having a control chip |
6969632, | Apr 07 2003 | Round Rock Research, LLC | Method for fabricating image sensor semiconductor package |
6992349, | Aug 14 2000 | WODEN TECHNOLOGIES INC | Rail stack array of charge storage devices and method of making same |
7005730, | Feb 19 2002 | SanDisk Technologies LLC | Memory module having interconnected and stacked integrated circuits |
7008854, | May 21 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Silicon oxycarbide substrates for bonded silicon on insulator |
7022418, | Jan 16 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Fabrication of stacked microelectronic devices |
7023079, | Mar 01 2001 | Advanced Semiconductor Engineering, Inc. | Stacked semiconductor chip package |
7037751, | Jan 16 2002 | Micron Technology, Inc. | Fabrication of stacked microelectronic devices |
7037756, | Aug 30 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked microelectronic devices and methods of fabricating same |
7074695, | Mar 02 2004 | STATS CHIPPAC, INC | DBG system and method with adhesive layer severing |
7129538, | Aug 14 2000 | WODEN TECHNOLOGIES INC | Dense arrays and charge storage devices |
7148081, | May 30 2003 | Renesas Electronics Corporation | Method of manufacturing a semiconductor device |
7153753, | Aug 05 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Strained Si/SiGe/SOI islands and processes of making same |
7157314, | Nov 16 1998 | SanDisk Technologies LLC | Vertically stacked field programmable nonvolatile memory and method of fabrication |
7160761, | Nov 16 1998 | SanDisk Technologies LLC | Vertically stacked field programmable nonvolatile memory and method of fabrication |
7179685, | Jun 27 2002 | LAPIS SEMICONDUCTOR CO , LTD | Fabrication method for stacked multi-chip package |
7190058, | Apr 01 2004 | ChipPAC, Inc | Spacer die structure and method for attaching |
7190602, | Nov 16 1998 | SanDisk Technologies LLC | Integrated circuit incorporating three-dimensional memory array with dual opposing decoder arrangement |
7205651, | Apr 16 2004 | STATS CHIPPAC PTE LTE | Thermally enhanced stacked die package and fabrication method |
7211510, | Sep 09 2004 | Boston Scientific Neuromodulation Corporation | Stacking circuit elements |
7215015, | Apr 07 2003 | Round Rock Research, LLC | Imaging system |
7215016, | Mar 21 2003 | Advanced Semiconductor Engineering, Inc. | Multi-chips stacked package |
7227258, | Nov 13 2003 | Samsung Electronics Co., Ltd. | Mounting structure in integrated circuit module |
7250646, | Aug 13 2001 | WODEN TECHNOLOGIES INC | TFT mask ROM and method for making same |
7262428, | Aug 05 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Strained Si/SiGe/SOI islands and processes of making same |
7265000, | Nov 16 1998 | SanDisk Technologies LLC | Vertically stacked field programmable nonvolatile memory and method of fabrication |
7271445, | May 21 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Ultra-thin semiconductors bonded on glass substrates |
7273788, | May 21 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Ultra-thin semiconductors bonded on glass substrates |
7282390, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked die-in-die BGA package with die having a recess |
7282392, | Feb 05 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of fabricating a stacked die in die BGA package |
7283403, | Nov 16 1998 | SanDisk Technologies LLC | Memory device and method for simultaneously programming and/or reading memory cells on different levels |
7306971, | Mar 02 2004 | STATS CHIPPAC PTE LTE | Semiconductor chip packaging method with individually placed film adhesive pieces |
7309623, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of fabricating a stacked die in die BGA package |
7319053, | Nov 16 1998 | SanDisk Technologies LLC | Vertically stacked field programmable nonvolatile memory and method of fabrication |
7329565, | Mar 13 2002 | SanDisk Technologies LLC | Silicide-silicon oxide-semiconductor antifuse device and method of making |
7332819, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked die in die BGA package |
7332820, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked die in die BGA package |
7344969, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked die in die BGA package |
7352199, | Feb 20 2001 | SanDisk Technologies LLC | Memory card with enhanced testability and methods of making and using the same |
7358117, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked die in die BGA package |
7371608, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of fabricating a stacked die having a recess in a die BGA package |
7375026, | Sep 02 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Local multilayered metallization |
7388289, | Sep 02 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Local multilayered metallization |
7420263, | Mar 02 2004 | STATS CHIPPAC PTE LTE | DBG system and method with adhesive layer severing |
7432599, | Feb 19 2002 | SanDisk Technologies LLC | Memory module having interconnected and stacked integrated circuits |
7504310, | May 21 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductors bonded on glass substrates |
7518223, | Aug 24 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor devices and semiconductor device assemblies including a nonconfluent spacer layer |
7525137, | Aug 13 2001 | WODEN TECHNOLOGIES INC | TFT mask ROM and method for making same |
7528463, | May 21 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor on insulator structure |
7550842, | Dec 12 2002 | FormFactor, Inc | Integrated circuit assembly |
7575953, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked die with a recess in a die BGA package |
7615436, | Mar 28 2001 | WODEN TECHNOLOGIES INC | Two mask floating gate EEPROM and method of making |
7633144, | May 24 2006 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Semiconductor package |
7655509, | Mar 13 2002 | SanDisk Technologies LLC | Silicide-silicon oxide-semiconductor antifuse device and method of making |
7667333, | Jan 27 2006 | Polaris Innovations Limited | Stack of semiconductor chips |
7675153, | Feb 02 2005 | Kioxia Corporation | Semiconductor device having semiconductor chips stacked and mounted thereon and manufacturing method thereof |
7675180, | Feb 17 2006 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Stacked electronic component package having film-on-wire spacer |
7678611, | Apr 01 2004 | STATS CHIPPAC PTE LTE | Spacer die structure and method for attaching |
7681309, | Oct 03 2001 | FormFactor, Inc. | Method for interconnecting an integrated circuit multiple die assembly |
7687919, | Aug 10 2005 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Integrated circuit package system with arched pedestal |
7723835, | Oct 20 2003 | Genusion, Inc. | Semiconductor device package structure |
7723840, | Jun 07 2007 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Integrated circuit package system with contoured die |
7799610, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of fabricating a stacked die having a recess in a die BGA package |
7816189, | Nov 16 1998 | SanDisk Technologies LLC | Vertically stacked field programmable nonvolatile memory and method of fabrication |
7825455, | Aug 14 2000 | WODEN TECHNOLOGIES INC | Three terminal nonvolatile memory device with vertical gated diode |
7863723, | Mar 09 2001 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Adhesive on wire stacked semiconductor package |
7880309, | Jul 30 2007 | Polaris Innovations Limited | Arrangement of stacked integrated circuit dice having a direct electrical connection |
7892890, | Feb 02 2005 | Kioxia Corporation | Semiconductor device having semiconductor chips stacked and mounted thereon and manufacturing method thereof |
7898080, | Aug 18 2005 | Infineon Technologies AG | Power semiconductor device comprising a semiconductor chip stack and method for producing the same |
7906853, | Sep 06 2007 | Micron Technology, Inc. | Package structure for multiple die stack |
7915095, | Mar 13 2002 | SanDisk Technologies LLC | Silicide-silicon oxide-semiconductor antifuse device and method of making |
7932162, | Oct 12 2007 | TOSHIBA MEMORY CORPORATION | Method for manufacturing a stacked semiconductor package, and stacked semiconductor package |
7978492, | Nov 16 1998 | SanDisk Technologies LLC | Integrated circuit incorporating decoders disposed beneath memory arrays |
8012795, | Mar 06 2008 | COMMISSARIAT A L ENERGIE ATOMIQUE | Method and device for fabricating an assembly of at least two microelectronic chips |
8030134, | May 24 2004 | STATS CHIPPAC PTE LTE | Stacked semiconductor package having adhesive/spacer structure and insulation |
8072083, | Feb 17 2006 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Stacked electronic component package having film-on-wire spacer |
8129849, | May 24 2006 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Method of making semiconductor package with adhering portion |
8143102, | Oct 04 2007 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Integrated circuit package system including die having relieved active region |
8143727, | Mar 09 2001 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Adhesive on wire stacked semiconductor package |
8198713, | Jul 13 2007 | Infineon Technologies AG | Semiconductor wafer structure |
8208282, | Nov 16 1998 | SanDisk Technologies LLC | Vertically stacked field programmable nonvolatile memory and method of fabrication |
8288874, | Oct 20 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stackable semiconductor assemblies and methods of manufacturing such assemblies |
8294251, | Jun 30 2008 | SanDisk Technologies LLC | Stacked semiconductor package with localized cavities for wire bonding |
8324725, | Sep 27 2004 | FormFactor, Inc | Stacked die module |
8362594, | Aug 28 2007 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor assemblies and methods of manufacturing such assemblies including trench and channel intersects with through-hole in the mold material |
8373277, | Feb 05 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked die in die BGA package |
8411450, | Jan 25 2006 | Godo Kaisha IP Bridge 1 | Electronic device package, module, and electronic device |
8470640, | Jun 30 2008 | SanDisk Technologies, Inc | Method of fabricating stacked semiconductor package with localized cavities for wire bonding |
8503215, | Nov 16 1998 | SanDisk Technologies LLC | Vertically stacked field programmable nonvolatile memory and method of fabrication |
8518747, | Oct 20 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stackable semiconductor assemblies and methods of manufacturing such assemblies |
8552551, | May 24 2004 | STATS CHIPPAC PTE LTE | Adhesive/spacer island structure for stacking over wire bonded die |
8575719, | Apr 28 2000 | SanDisk Technologies LLC | Silicon nitride antifuse for use in diode-antifuse memory arrays |
8623704, | May 24 2004 | STATS CHIPPAC PTE LTE | Adhesive/spacer island structure for multiple die package |
8669657, | Oct 20 2008 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stackable semiconductor assemblies and methods of manufacturing such assemblies |
8823076, | Aug 14 2000 | WODEN TECHNOLOGIES INC | Dense arrays and charge storage devices |
8853765, | Aug 14 2000 | WODEN TECHNOLOGIES INC | Dense arrays and charge storage devices |
8897056, | Nov 16 1998 | SanDisk Technologies LLC | Pillar-shaped nonvolatile memory and method of fabrication |
8981457, | Aug 14 2000 | WODEN TECHNOLOGIES INC | Dense arrays and charge storage devices |
9171857, | Aug 14 2000 | WODEN TECHNOLOGIES INC | Dense arrays and charge storage devices |
9214243, | Nov 16 1998 | SanDisk Technologies LLC | Three-dimensional nonvolatile memory and method of fabrication |
9478495, | Oct 26 2015 | SanDisk Technologies LLC | Three dimensional memory device containing aluminum source contact via structure and method of making thereof |
9559110, | Aug 14 2000 | WODEN TECHNOLOGIES INC | Dense arrays and charge storage devices |
9627395, | Feb 11 2015 | SanDisk Technologies, Inc | Enhanced channel mobility three-dimensional memory structure and method of making thereof |
9768098, | Dec 23 2014 | Texas Instruments Incorporated | Packaged semiconductor device having stacked attached chips overhanging the assembly pad |
9888573, | Sep 17 2012 | Commissariat a l Energie Atomique et aux Energies Alternatives | Cap for a chip device having a groove, device provided with said cap, assembly consisting of the device and a wire element, and manufacturing method thereof |
ER6361, |
Patent | Priority | Assignee | Title |
5434745, | Jul 26 1994 | White Microelectronics Div. of Bowmar Instrument Corp. | Stacked silicon die carrier assembly |
5515241, | Dec 30 1992 | Interconnect Systems, Inc. | Space-saving assemblies for connecting integrated circuits to circuit boards |
5569956, | Aug 31 1995 | National Semiconductor Corporation | Interposer connecting leadframe and integrated circuit |
5585675, | May 11 1994 | NORTH SOUTH HOLDINGS INC | Semiconductor die packaging tub having angularly offset pad-to-pad via structure configured to allow three-dimensional stacking and electrical interconnections among multiple identical tubs |
5904497, | Aug 22 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus for semiconductor assembly which includes testing of chips and replacement of bad chips prior to final assembly |
6005778, | Jun 15 1995 | Honeywell Inc. | Chip stacking and capacitor mounting arrangement including spacers |
6028365, | Mar 30 1998 | Round Rock Research, LLC | Integrated circuit package and method of fabrication |
JP63128736, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 04 1999 | AKRAM, SALMAN | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 009766 | /0354 | |
Feb 08 1999 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Apr 26 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 038954 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 043079 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038669 | /0001 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 047243 | /0001 | |
Jul 03 2018 | MICRON SEMICONDUCTOR PRODUCTS, INC | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 03 2018 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | MICRON SEMICONDUCTOR PRODUCTS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050937 | /0001 |
Date | Maintenance Fee Events |
Aug 03 2005 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 29 2009 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 26 2009 | ASPN: Payor Number Assigned. |
Mar 14 2013 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 26 2005 | 4 years fee payment window open |
Aug 26 2005 | 6 months grace period start (w surcharge) |
Feb 26 2006 | patent expiry (for year 4) |
Feb 26 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 26 2009 | 8 years fee payment window open |
Aug 26 2009 | 6 months grace period start (w surcharge) |
Feb 26 2010 | patent expiry (for year 8) |
Feb 26 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 26 2013 | 12 years fee payment window open |
Aug 26 2013 | 6 months grace period start (w surcharge) |
Feb 26 2014 | patent expiry (for year 12) |
Feb 26 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |