In a semiconductor device, first gate electrodes contributing to transistor operations and second gate electrodes not contributing to the transistor operations each have the same gate length, share the common gate length direction, and are arranged in the same pitch. The first gate electrodes and the second gate electrodes are all made to extend, in the gate width direction, beyond the longest active region width. With such a configuration, it is possible to provide a semiconductor device having a pattern structure that will not cause performance degradation of transistors when designing a semiconductor integrated circuit within a semiconductor device.
|
1. A semiconductor device, comprising:
a transistor forming region having a plurality of source/drain regions formed on a semiconductor substrate, and a plurality of gate electrodes arranged in a first direction, each having a gate width direction that matches a second direction orthogonal to said first direction; and a plurality of field effect transistors each formed of one of said plurality of gate electrodes and two of said plurality of source/drain regions; said plurality of field effect transistors having at least two kinds of such field effect transistors that are different in active region widths corresponding to lengths along the second direction of said plurality of source/drain regions, and each gate width of said plurality of gate electrodes being made at least equal to a longest one of said active region widths.
14. A semiconductor device, characterized in that a semiconductor integrated circuit is formed by arranging a plurality of integrated circuits in rows and columns, each integrated circuit including
a transistor forming region having a plurality of source/drain regions formed on a semiconductor substrate, and a plurality of gate electrodes arranged in a first direction, each having a gate width direction that matches a second direction orthogonal to said first direction, and a plurality of field effect transistors each formed of one of said plurality of gate electrodes and two of said plurality of source/drain regions, said plurality of field effect transistors having at least two kinds of such field effect transistors that are different in active region widths corresponding to lengths along the second direction of said plurality of source/drain regions, and each gate width of said plurality of gate electrodes being made at least equal to a longest one of the active region widths.
2. The semiconductor device according to
3. The semiconductor device according to
4. The semiconductor device according to
a first auxiliary pattern electrode provided between said transistor forming regions, said first auxiliary pattern electrode having a same gate length as said gate electrodes, and being provided at a position ensuring that respective distances between said first auxiliary pattern electrode and closest said gate electrodes in respective said transistor forming regions each become equal to a pitch of said gate electrodes in the gate length direction, and respective ends of said first auxiliary pattern electrode in said second direction being arranged to align with or extend beyond respective ends of said gate electrodes in said second direction.
5. The semiconductor device according to
said second auxiliary pattern electrode having a same gate length as said gate electrodes and being provided in a same pitch as said gate electrodes in said first direction, and respective ends in said second direction of said second auxiliary pattern electrode being arranged such that they extend to or beyond respective ends in said second direction of said gate electrodes.
6. The semiconductor device according to
7. The semiconductor device according to
8. The semiconductor device according to
9. The semiconductor device according to
10. The semiconductor device according to
11. The semiconductor device according to
12. The semiconductor device according to
said plurality of source/drain regions include a plurality of pairs of adjacent source/drain regions having their boundaries facing with each other in the first direction, said boundaries of each said pair of source/drain regions are provided between adjacent said gate electrodes, and distances between said boundaries of said pairs of adjacent source/drain regions are all set equal.
13. The semiconductor device according to
15. The semiconductor device according to
|
1. Field of the Invention
The present invention relates to semiconductor devices, and more particularly, to a pattern configuration of a semiconductor device with a plurality of gate electrodes formed on a transistor forming region and arranged in one direction.
2. Description of the Background Art
Generally in designing a semiconductor integrated circuit within a semiconductor device, the entire semiconductor integrated circuit is not constructed at one time. Rather, a number of functional blocks, called standard cells, are combined under a prescribed rule to construct the semiconductor integrated circuit. Such method of combining a plurality of standard cells is called "cell-based design".
The semiconductor integrated circuits of such cell-based design consisting of standard cells include a wide variety of circuits, from basic gate circuits with simple structures, such as inverter circuits, AND circuits and NAND circuits, more complex ones like flip-flop circuits, to relatively large sized block circuits like adders and so on, which are utilized as necessary.
As a rule of the cell-based design, unification in heights of standard cells, thicknesses of power supply lines, locations of wiring and input/output pins and others is attempted so as to place neighboring standard cells at a shortest possible distance from each other. As such standard cells, the one having a layout pattern as shown in
Gate electrodes 1-4 run across and extend beyond active regions 5-7. Interconnection portions 15, 16, 17 and 18 in prescribed shapes are each provided at either end in a gate width direction of respective one of gate electrodes 1-4.
Regions bounded by active regions 5-7 and gate electrodes 1-4 define source/drain regions 8-14 of transistors. For example, a transistor with gate electrode 1 has source/drain regions 8, 9. A transistor with gate electrode 2 has source/drain regions 9, 10. These two transistors share source/drain region 9. Further, a transistor having gate electrode 3 is provided with source/drain regions 11, 12. A transistor having gate electrode 4 is provided with source/drain regions 13, 14.
Interconnection portions 15-18 are provided so as to electrically connect gate electrodes 1-4 to interconnections (not shown) which are to be placed in a layer overlying gate electrodes 1-4. Normally, contact holes for connection between these interconnection portions and the interconnections in the upper layer are provided, so that gate electrodes 1-4 and the upper-layer interconnections are connected. Likewise, source/drain regions 8-14 are connected to the upper-layer interconnections by providing contact holes in those regions.
Thus, the gate electrode and the source/drain regions of each transistor are electrically connected to the interconnections in the upper layer, so that a logic circuit is constructed. Here, because of the configuration of the standard cell as described above, the size of the transistors can be set arbitrarily by changing the dimensions in the gate width direction of active regions 5-7 and gate electrodes 1-4. As a result, it is readily possible to optimize the performance of the semiconductor integrated circuit.
On the contrary, in a so-called gate array structure, a basic size of transistor is predetermined, and the transistor size is only adjusted by an integer multiple thereof. This makes it difficult to optimize the circuit. Therefore, the cell-based design has an advantage that it can implement LSI (large-scale integration) exhibiting higher performance than in the gate array design.
In recent years, however, miniaturization of elements and interconnections has been drastically advanced and the pattern dimension has become smaller than the wavelength of light source of an exposure system. This causes variation in finished dimension of a pattern after exposure, which now is an innegligible problem. Specifically, in the case of exposure of a regular pattern, elements can be finished in approximately the same size. However, in the case of exposure of an irregular pattern for, e.g., the conventional gate electrodes as shown in
Taking notice of gate electrode 2 in
As described above, in the case of cell-based design, if gate electrodes have an irregular pattern, their finished dimensions will vary from one another. This leads to performance degradation, such as a slower operating speed, increased power consumption and the like, of transistors within the semiconductor integrated circuit.
The present invention is directed to solve the above-described problems. An object of the present invention is to provide a semiconductor device having a pattern structure that can suppress performance degradation of transistors.
The semiconductor device according to the present invention includes: a transistor forming region having a plurality of source/drain regions formed on a semiconductor substrate and a plurality of gate electrodes arranged in a first direction, each having a gate width direction that matches a second direction orthogonal to the first direction; and a plurality of field effect transistors each formed of one of the plurality of gate electrodes and two of the plurality of source/drain regions. The plurality of field effect transistors include at least two kinds of such field effect transistors that are different in active region widths corresponding to lengths of the plurality of source/drain regions along the second direction. Each of the plurality of gate electrodes is made to have a gate width that is greater than the longest active region width.
As the gate width of each gate electrode is made greater than the longest active region width as described above, it is ensured that every couple of gate electrodes adjacent to each other have their sides facing with each other within the active region width. Thus, adverse effects of irregular interference of the exposure light can be suppressed, so that it becomes possible to equalize the finished dimension of each gate electrode.
As a preferred embodiment of the present invention, each of the plurality of gate electrodes is provided such that every distance between opposing sidewalls of two adjacent gate electrodes is approximately equal to each other. Still preferably, the plurality of gate electrodes have the same gate length.
With such a configuration, gate electrodes approximately in identical shapes are arranged regularly in the first direction. Thus, at the exposure step in the pattern formation of the gate electrodes, adjacent gate electrode patterns come to affect to each other in an equal manner, so that it becomes possible to obtain an equal finished dimension for every gate electrode. As a result, each gate electrode is fabricated in the same shape, so that the semiconductor device can attain and exert characteristics as designed.
As a still preferred embodiment of the present invention, the semiconductor device includes a plurality of transistor forming regions, which are arranged side by side in the second direction.
Even when multiple transistor forming regions are arranged in the second direction, each gate electrode in each transistor forming region is made the same in shape, so that it becomes possible to allow the semiconductor device to realize characteristics as designed.
As another preferred embodiment of the present invention, the semiconductor device includes a plurality of transistor forming regions, which are arranged in the first direction. A first auxiliary pattern electrode is provided between the transistor forming regions. The first auxiliary pattern electrode is made to have the same gate length as the gate electrodes in the transistor forming regions. It is also placed such that a respective distance between the first auxiliary pattern electrode and each of the closest gate electrodes in the respective transistor forming regions is made equal to a pitch in which the gate electrodes in the transistor forming regions are arranged in the gate length direction. Respective ends in the gate width direction of the first auxiliary pattern electrode are made to align with or extend beyond the respective ends of the gate electrodes in the second direction.
As described above, in the case where the transistor forming regions are arranged side by side in the first direction, the first auxiliary pattern electrode almost in the same shape as each gate electrode is provided between the transistor forming regions in the same pitch as the gate electrodes. Thus, all the gate electrodes are arranged regularly in the first direction. Accordingly, at the exposure step in the pattern formation of the gate electrodes, adjacent gate electrodes come to affect to each other in an equal manner, which results in equal finished dimension of each gate electrode. As a result, each gate electrode is fabricated in the same shape, so that it becomes possible to allow the semiconductor device to realize characteristics as designed.
Further, as a preferred embodiment of the present invention, a second auxiliary pattern electrode is provided outside the outermost gate electrode in the transistor forming region at its side not facing another transistor forming region. The second auxiliary pattern electrode is made to have the same gate length as the gate electrodes, and arranged in the same pitch as the gate electrodes in the first direction. Respective ends of the second auxiliary pattern electrode in the second direction are made to align with or extend beyond the respective ends of the gate electrodes in the second direction.
Thus, the second auxiliary pattern electrode is provide outside the transistor forming region on its side not facing another transistor forming region. Accordingly, at the time of exposure in the pattern formation, conditions are made equal for the gate electrode that is located at the outermost part of the region and for the gate electrode that is located in the center of the region. Thus, it becomes possible to equalize the finished dimension of every gate electrode. As a result, the gate electrodes are all fabricated in the same shape, so that the semiconductor device is able to attain and exert characteristics as designed.
Further, as a preferred embodiment of the present invention, a gate interconnection portion in an arbitrary shape is provided at an end in the second direction of a selected gate electrode.
Still preferably, the plurality of gate electrodes include at least one electrically independent gate electrode, and the remaining gate electrode is provided with the interconnection portion connected thereto which has a width in the first direction that is greater than that of the gate electrode.
As a still preferred embodiment of the present invention, the gate electrodes within the transistor forming region include a first gate electrode that contributes to an operation of the semiconductor device, and a second gate electrode that does not contribute to the operation of the semiconductor device.
Thus, by mixing the first and second gate electrodes, at the exposure step in the pattern formation of the gate electrodes, the adjacent gate electrodes come to affect to each other in an equal manner. Thus, it becomes possible to equalize the finished dimension of every gate electrode. As a result, the gate electrodes are fabricated in the same shape, so that the semiconductor device is allowed to realize characteristics as designed.
Further, as a preferred embodiment of the present invention, a selected gate electrode is formed of a single member from its one end to the other end in the second direction. Still further, a selected gate electrode is divided into at least two parts in the second direction. Even when such configurations are employed, gate electrodes approximately in the same shape can be fabricated. Thus, it becomes possible to bring out from the semiconductor device the characteristics as designed.
As a still preferred embodiment of the present invention, every distance between opposing sidewalls of two adjacent gate electrodes is made the same.
With such a configuration, at the exposure step in the pattern formation of the gate electrodes, it becomes possible to equalize the effects of opposing sidewalls of the adjacent gate electrodes being given to each other. Thus, each gate electrode is fabricated with finished dimension as designed. As a result, the semiconductor device that can bring out characteristics as designed is realized.
As a preferred embodiment of the present invention, the active regions are provided such that every distance between two adjacent active regions in the first direction becomes the same.
With such a configuration, at the time of exposure in the pattern formation of the active regions, it becomes possible to equalize the effects of the adjacent active regions being given to each other. Each active region can thus be fabricated with a finished dimension as designed. As a result, the semiconductor device that can bring out characteristics as designed is realized.
Further, as a preferred embodiment of the present invention, one such transistor forming region is formed in a standard cell.
According to another aspect of the semiconductor device of the present invention, a plurality of the semiconductor devices as described above are arranged in rows and columns to construct a semiconductor integrated circuit. Therefore, it becomes possible to realize a semiconductor device with excellent reliability in its operating characteristics.
The foregoing and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
Hereinafter, embodiments of the semiconductor device according to the present invention will be described with reference to drawings. Each drawing schematically illustrates an underlying structure of a transistor portion in a respective standard cell. In each drawing, for the sake of clarity, a cell frame representing the standard cell region and a transistor forming region included therein are each delimited by a two-dotted, dashed line. Further, in
Further, in the following description, a first direction along the gate length of the gate electrode provided in the standard cell is called a "gate length direction", and a second direction orthogonal to the gate length direction is called a "gate width direction".
First Embodiment
Configuration
A structure of the standard cell according to the first embodiment will now be described. Referring to
First gate electrodes 1-4 and second gate electrodes 19, 20 each have the same gate length. They are made to have a common gate length direction such that they all become exactly parallel with each other. Further, they are all arranged in the same pitch. Here, the pitch means, as shown by a reference character "P" in
Active regions 5, 6 and 7 are provided below first gate electrodes 1-4, and transistors each including respective one of the first gate electrodes are formed. Active region 5 has two kinds of widths in the gate width direction. First gate electrode 1 is provided such that it extends beyond the greater active region width.
The transistor size is determined by the size of active regions 5-7, which is different from the case of gate array design. Interconnection portions 15, 16, 17 and 18 extending from respective gate electrodes 1-4 may be formed in arbitrary shapes outside the transistor forming region 101 as required, as in the prior art. Interconnection portions 15, 16, 17 and 18 of the present embodiment are each arranged to have a width in the gate length direction that is greater than the gate length of each gate electrode.
Function and Effect
According to the standard cell with the configuration as described above, first gate electrodes 1-4 and second gate electrodes 19, 20 all in the same shape are regularly arranged in the gate length direction. Therefore, at the exposure step in the pattern formation of the gate electrodes, influences from neighboring gate electrode patterns are made equal to each other, so that it becomes possible to equalize the finished dimension of each gate electrode. As a result, degradation of operating speed as well as increase of power consumption in the semiconductor integrated circuit due to variation in finish of the gate electrodes can be prevented.
In the present embodiment, each transistor may be of a pMOS or nMOS type. In either case, same functions and same effects are realized. In addition, the description above is about the case where first gate electrodes 1-4 and second gate electrodes 19, 20 each in the same shape are mixed together. However, even if all the gate electrodes are the first gate electrodes contributing to transistor operations, the same functions and same effects can be obtained.
Second Embodiment
Configuration
A structure of the standard cell according to the second embodiment will now be described. Referring to
Transistor Forming Region 102
Transistor forming region 102 includes therein first gate electrodes 31, 32, 34, 36 contributing to transistor operations, and second gate electrodes 33, 35 not contributing to the transistor operations. First gate electrodes 31, 32, 34, 36 and second gate electrodes 33, 35 each have the same gate length. They are arranged to have the common gate length direction, and are arranged in the same pitch.
Further, first gate electrodes 31, 32, 34, 36 and second gate electrodes 33, 35 are arranged such that they all extend in the gate width direction to reach and align on approximately the same imaginary lines at their respective ends. First gate electrodes 31, 32, 34, 36 and second gate electrodes 33, 35 of the present embodiment are each made of the same material from one end to the other end in the gate width direction.
Active regions 50, 51, 52 are provided below first gate electrodes 31, 32, 34 and 36, and transistors each including respective one of these first gate electrodes are formed. In the gate width direction, active region 50 has two kinds of widths and first gate electrode 31 is provided such that it extends beyond the greater active region width.
The size of transistor is determined by the size of active regions 50-52. In this point, this design is different from the gate array design. Further, as in the conventional case, interconnection portions 43, 44, 45 and 48 extending from first gate electrodes 31, 32, 34 and 36 can be provided in arbitrary shapes outside the transistor forming region 102 as necessary. Interconnection portions 43, 44, 45 and 48 of the present embodiment are arranged such that they each have a width, in the gate length direction, that is greater than the gate length of each gate electrode.
Transistor Forming Region 103
Transistor forming region 103 is provided with first gate electrodes 37, 38, 40, 42, which contribute to transistor operations, and second gate electrodes 39, 41, which do not contribute to the transistor operations. First gate electrodes 37, 38, 40, 42 and second gate electrodes 39, 41 each have the same gate length, are arranged to have the same gate length direction, and are arranged in the same pitch.
Further, respective ends of first gate electrodes 37, 38, 40, 42 and second gate electrodes 39, 41 in the gate width direction are arranged to approximately align on the same imaginary lines, respectively. First gate electrodes 37, 38, 40, 42 and second gate electrodes 39, 41 of the present embodiment are made of the same material from one end to the other end in the gate width direction.
Note that each gate width of first gate electrodes 37, 38, 40, 42 and second gate electrodes 39, 41 in transistor forming region 103 is made smaller than that of first gate electrodes 31, 32, 34, 36 and second gate electrodes 33, 35 in transistor forming region 102.
Active regions 53, 54, 55 are provided below first gate electrodes 37, 38, 40 and 42, and transistors each including respective one of these first gate electrodes are formed. In the gate width direction, active region 53 has two kinds of widths. First gate electrode 37 is arranged to extend in the gate width direction beyond the greater active region width.
The transistor size is determined by the size of active regions 53-55, which is different from the case of the gate array design. Further, as in the conventional case, interconnection portions 46, 47, 48, 49 extending from first gate electrodes 37, 38, 40, 42 can be provided in arbitrary shapes, as necessary, outside transistor forming region 103. Interconnection portions 46, 47, 48 and 49 of the present embodiment are each arranged to have a width greater than the gate length of each gate electrode. Interconnection portion 48 is shared by first gate electrodes 34 and 40.
Function and Effect
According to the standard cell with the configuration as described above, even if two transistor forming regions 102 and 103 are arranged within one cell frame 21, it becomes possible to obtain the same functions and effects as in the first embodiment.
Further, by providing two separate transistor forming regions in the gate width direction as in the present embodiment, it becomes possible, for example, to form pMOS transistors and NMOS transistors separately from each other in the respective regions. This simplifies the layout. In addition, transistor sizes can be set individually for the two transistor forming regions, so that it becomes possible to reduce the size of extra gate regions other than the gate regions on the active regions, as of gate electrodes 34 and 40. This results in reduction of parasitic capacitance. Accordingly, a semiconductor integrated circuit operating more rapidly and consuming less power can be realized.
Although the present embodiment has been described taking the case in which two transistor forming regions are arranged side by side in the gate width direction, even in the case where three or more such regions are provided, the same functions and effects can be obtained.
In addition, although the gate widths of the gate electrodes in transistor forming regions 102 and 103 are differentiated from each other in the description above, even if they are made equal to each other, the same functions and effects can be attained.
Third Embodiment
Configuration
Transistor Forming Regions 102, 103
Basic configurations of transistor forming regions 102 and 103 are the same as those in the second embodiment, except that first gate electrode 34 in transistor forming region 102 is provided with an interconnection portion 56, and first gate electrode 40 in transistor forming region 103 is provided with an interconnection portion 57, and that every gate electrode provided in transistor forming regions 102 and 103 has the same gate width. Interconnection portions 56, 57 each are arranged to have a width in the gate length direction that is greater than the gate length of each gate electrode.
First Auxiliary Pattern Electrode 58
Transistor forming regions 102 and 103 are arranged on respective sides of first auxiliary pattern electrode 58. Here, transistor forming regions 102 and 103 are displaced or offset from each other in the gate width direction. First auxiliary pattern electrode 58 has ends in the gate width direction extending beyond respective imaginary lines that are defined by respective ends of gate electrodes provided in transistor forming regions 102 and 103 (i.e., the two-dotted, dashed lines defining the transistor forming regions in FIG. 3).
First auxiliary pattern electrode 58 is arranged to have the same gate length as each gate electrode. Further, it is provided at a position ensuring that its distance from the closest gate electrode in respective transistor forming region 102, 103 becomes equal to the pitch in which the gate electrodes in transistor forming regions 102 and 103 are arranged in the gate length direction.
Function and Effect
According to the standard cell having the configuration as described above, even when transistor forming regions 102 and 103 are provided in the gate length direction within one cell frame 21, provision of first auxiliary pattern electrode 58 allows the same functions and effects as in the first embodiment to be realized.
Further, by arranging two transistor forming regions in the gate length direction as in the present embodiment, it becomes possible, for example, to form PMOS transistors and nMOS transistors separately from each other in respective regions, so that the layout is simplified. In addition, as shown in
Although the present embodiment has been described above taking the case where two transistor forming regions are arranged in the gate length direction, even if three or more such regions are provided, the same functions and effects can be realized.
Further, by combining the standard cell structure of the present embodiment with that of the second embodiment, it becomes possible to form an arbitrary number of transistor forming regions having different gate electrode sizes both in the gate width and gate length directions. This allows more precise size determination of gate electrodes. Thus, a semiconductor integrated circuit operating more rapidly and consuming less power can be implemented.
Although the respective ends of first auxiliary pattern electrode 58 in the gate width direction are made to extend to the outside of the imaginary lines defined by the respective ends of gate electrodes in transistor forming regions 102 and 103 in the case described above, they can be aligned on these imaginary lines, respectively. Even in such a case, the same functions and effects can be achieved.
Fourth Embodiment
Configuration
Second auxiliary pattern electrodes 71, 72 each have the same gate length as, and are arranged in the same pitch in the gate length direction as, the gate electrodes provided in transistor forming region 101. Further, second auxiliary pattern electrodes 71, 72 have respective ends in the gate width direction that extend to and align on the imaginary lines shared with the gate electrodes (the two-dotted, dashed line defining transistor forming region 101 in FIG. 4).
Function and Effect
According to the standard cell with the configuration as described above, upon construction of the semiconductor integrated circuit by a combination of such standard cells, even if one standard cell does not have a neighboring standard cell and thus the outermost gate electrode of the standard cell does not have a neighboring gate electrode, the auxiliary pattern electrode functions as such neighboring gate electrode for the outermost gate electrode within the standard cell. This prevents variation in finished dimension of the gate electrodes. As a result, the same functions and effects as in the first embodiment can be obtained.
Fifth Embodiment
Configuration
Outside in the gate length direction of first gate electrodes 31, 36 in transistor forming region 102, second auxiliary pattern electrodes 73, 74 are provided, respectively. Second auxiliary pattern electrodes 73, 74 each have the same gate length as the gate electrodes provided in transistor forming region 102, and are arranged in the same pitch in the gate length direction as those gate electrodes. Further, respective ends in the gate width direction of second auxiliary pattern electrodes 73, 74 are made to align on the imaginary lines shared with the respective ends of the gate electrodes (the two-dotted, dashed line defining transistor forming region in FIG. 6).
Similarly, outside in the gate length direction of first gate electrodes 37, 42 of transistor forming region 103, second auxiliary pattern electrodes 75, 76 are provided, respectively. Second auxiliary pattern electrodes 75, 76 each have the same gate length as the gate electrodes in transistor forming region 103, and are arranged in the same pitch in the gate length direction as those gate electrodes. Further, respective ends in the gate width direction of second auxiliary pattern electrodes 75, 76 are made to align on the imaginary lines shared with the respective ends of the gate electrodes (the two-dotted, dashed line defining transistor forming region 103 in FIG. 6).
Function and Effect
According to the standard cell of the configuration as described above, even if a plurality of transistor forming regions are provided in the gate width direction within one standard cell, variation in finished dimension of gate electrodes can be prevented. As a result, the same functions and same effects as in the second and fourth embodiments can be obtained.
Sixth Embodiment
Configuration
Outside in the gate length direction of first gate electrode 31 in transistor forming region 102, a second auxiliary pattern electrode 77 is provided. Second auxiliary pattern electrode 77 has the same gate length as the gate electrodes provided in transistor forming region 102, and is arranged in the same pitch in the gate length direction as those gate electrodes. Further, respective ends in the gate width direction of second auxiliary pattern electrode 77 are aligned on the imaginary lines defining the respective ends of the gate electrodes (two-dotted, dashed line delimiting transistor forming region 102 in FIG. 7).
Similarly, outside in the gate length direction of first gate electrode 42 in transistor forming region 103, another second auxiliary pattern electrode 78 is provided. Second auxiliary pattern electrode 78 has the same gate length as, and is arranged in the same pitch in the gate length direction as, the gate electrodes provided in transistor forming region 103. Further, respective ends in the gate width direction of second auxiliary pattern electrode 78 extend to and are aligned on the imaginary lines defining the respective ends of the gate electrodes (two-dotted, dashed line delimiting transistor forming region 103 in FIG. 7).
Function and Effect
According to the standard cell of the configuration as described above, even if a plurality of transistor forming regions are placed in the gate length direction in one standard cell, variation in finished dimension of gate electrodes is prevented. As a result, the same functions and effects as in the third and fourth embodiments can be realized.
Seventh Embodiment
Configuration
Function and Effect
Generally in a standard cell including many interconnections, gate electrodes may be placed at some distance from each other to conform to upper layer interconnections. To place such gate electrodes in a completely regular manner as in the standard cell structure of the first embodiment, new gate electrodes must be added for realization of such regular disposition, and thus, the area of the standard cell region will increase by the added gate electrodes in units of the gate pitch.
Conversely, according to the standard cell structure of the present embodiment, all that is needed for realizing the same distances between the opposing sidewalls of the adjacent gate electrodes in the gate length direction, is to change the widths in the gate length direction of the added second gate electrodes 19, 20. Thus, it becomes possible to minimize the increase of the plane area of the standard cell.
Further, according to the standard cell structure of the present embodiment, the gate electrodes are not shaped completely regularly as in the first embodiment. However, with respect to the first gate electrodes being used in the transistors, adjacent gate electrodes are provided such that every distance between their opposing sidewalls becomes equal. Thus, variation in finished dimension of the first gate electrodes can be substantially eliminated, so that a semiconductor integrated circuit operating at high speed and consuming less power can be realized.
The present embodiment has been described above taking the case to be applied to the standard cell structure of the first embodiment. However, the present embodiment can also be applied to any standard cell structures of the second through sixth embodiments and, in any case, the same functions and effects can be realized.
Eighth Embodiment
Configuration
Function and Effect
According to the standard cell of the configuration as described above, the transistors consisting of gate electrodes 1A, 3A, respectively, only have the necessary gate widths. Thus, parasitic capacitance is reduced. As a result, a standard cell with a high driving speed and low power consumption is realized.
Further, according to the standard cell of the configuration as described above, although each gate electrode in transistor forming region 101 is not perfectly uniform in shape, with respect to almost all the gate electrodes, their neighboring gate electrodes are placed at almost equal distances. Thus, variation in finished dimension of the gates is approximately eliminated. As a result, a semiconductor integrated circuit allowing a higher driving speed and consuming less power can be implemented.
The present embodiment has been described above taking the case being applied to the standard cell structure of the first embodiment. However, the present embodiment is also applicable to any structure of the second through seventh embodiments. In any case, the same functions and effects can be realized.
Ninth Embodiment
The distance (L1) between active region 111 and active region 5, the distance (L2) between active region 5 and active region 112, the distance (L3) between active region 112 and active regions 6, 113, the distance (L4) between active regions 6, 113 and active region 114, and the distance (L5) between active region 114 and active region 7 are all set equal to each other (L1=L2=L3=L4=L5). Further, every region sandwiched by neighboring active regions (i.e., the region defined by each distance L1-L5) is located within a respective region sandwiched by two gate electrodes adjacent to each other.
Active regions 5, 112, 113, 114 and 7 have one ends delimiting their boundaries in the gate width direction that are aligned on a common imaginary line X1, and the opposite ends that are aligned on another common imaginary line X2.
Further, a portion of active region 5 corresponding to gate 1 has opposite ends delimiting its boundaries (X1 and X3) in the width direction Longitudinal direction) of gate 1. Active region 111 has opposite boundaries (X2 and X4) in the width (longitudinal) direction of gate 79. Active region 113 has opposite boundaries (X1 and X5) in the width longitudinal) direction of gate 80. Active region 6 has opposite boundaries (X2 and X6) in the width (longitudinal) direction of gate 3.
Otherwise, the configuration of the present embodiment is the same as that of the first embodiment, and same portions are denoted by same reference characters and detailed description thereof is not repeated.
Function and Effect
Generally in the active regions, as in the case of the gate electrodes, an increase in irregularity of the pattern is likely to increase variation in finished dimension thereof. If the pattern dimensions of the active regions vary both in the gate width and gate length directions, as shown in
Tenth Embodiment
Configuration
Specifically, distances between standard cells 22-24 in the gate length direction are adjusted to ensure that the gate electrodes within standard cells 22-24 are arranged regularly through the entire cell array region. At this time, second auxiliary pattern electrodes 81-85 are added as necessary so as to realize such regular arrangement of the gate electrodes.
Second auxiliary pattern electrodes 81-85 may each have a gate length the same as that of the gate electrodes being used for the transistors in standard cells 22-24. Alternatively, they may each have a greater gate length than those gate electrodes if it helps equalize the distances between adjacent gate electrodes, as in the case of second gate electrodes 19, 20 shown in FIG. 8.
The gate widths of secondary auxiliary pattern electrodes 81-85 are determined such that respective ends of second auxiliary pattern electrodes 81-85 extend exactly to or beyond the imaginary lines being defined by respective ends of the gate electrodes used in the transistors in standard cells 22-24.
Function and Effect
According to the semiconductor integrated circuit with the configuration as described above, the standard cells each having the configuration of the first embodiment can be used to realize the regular arrangement of the gate electrodes.
Eleventh Embodiment
Configuration
The semiconductor device according to the eleventh embodiment is shown in FIG. 12. Referring to
The standard cell according to the fourth embodiment already has second auxiliary pattern electrodes 71 and 72 formed on its respective boundaries with neighboring standard cells, as shown in FIG. 5. Thus, second auxiliary pattern electrodes 81-85 employed in the tenth embodiment are unnecessary.
For disposition of standard cells 22-24, there are several possible ways. One way is to align edges of two standard cells so that second auxiliary pattern electrodes 71 and 72 as in
Function and Effect
According to the semiconductor integrated circuit with the configuration as described above, the standard cells each having the configuration of the fourth embodiment can be used to realize the regular arrangement of the gate electrodes.
The tenth and eleventh embodiments have been described above taking the case in which the standard cell structures as disclosed in the first and fourth embodiments, respectively, are applied thereto. However, the same functions and effects can be realized even if the standard cell structures according to the other embodiments are applied.
As explained above, according to the semiconductor device of the present invention, it becomes possible to prevent variation in finished dimension of gate electrodes and active regions. Thus, a semiconductor device operating at high speed and consuming less power can be accomplished.
Although the present invention has been described and illustrated in detail, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of limitation, the spirit and scope of the present invention being limited only by the terms of the appended claims.
Patent | Priority | Assignee | Title |
10020321, | Mar 13 2008 | RPX Corporation | Cross-coupled transistor circuit defined on two gate electrode tracks |
10074640, | Mar 05 2007 | RPX Corporation | Integrated circuit cell library for multiple patterning |
10141334, | Mar 09 2006 | RPX Corporation | Semiconductor chip including region having rectangular-shaped gate structures and first-metal structures |
10141335, | Mar 09 2006 | RPX Corporation | Semiconductor CIP including region having rectangular-shaped gate structures and first metal structures |
10186523, | Mar 09 2006 | RPX Corporation | Semiconductor chip having region including gate electrode features formed in part from rectangular layout shapes on gate horizontal grid and first-metal structures formed in part from rectangular layout shapes on at least eight first-metal gridlines of first-metal vertical grid |
10217763, | Mar 09 2006 | RPX Corporation | Semiconductor chip having region including gate electrode features of rectangular shape on gate horizontal grid and first-metal structures of rectangular shape on at least eight first-metal gridlines of first-metal vertical grid |
10230377, | Mar 09 2006 | RPX Corporation | Circuitry and layouts for XOR and XNOR logic |
10276488, | Jun 01 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating field effect transistor having non-orthogonal gate electrode |
10446536, | May 06 2009 | RPX Corporation | Cell circuit and layout with linear finfet structures |
10461081, | Dec 13 2007 | RPX Corporation | Super-self-aligned contacts and method for making the same |
10651200, | Mar 13 2008 | RPX Corporation | Cross-coupled transistor circuit defined on three gate electrode tracks |
10658385, | Mar 13 2008 | RPX Corporation | Cross-coupled transistor circuit defined on four gate electrode tracks |
10727252, | Mar 13 2008 | RPX Corporation | Semiconductor chip including integrated circuit having cross-coupled transistor configuration and method for manufacturing the same |
10734383, | Oct 26 2007 | RPX Corporation | Methods, structures, and designs for self-aligning local interconnects used in integrated circuits |
11094695, | May 17 2019 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit device and method of forming the same |
11211323, | Jun 01 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating field effect transistor having non-orthogonal gate electrode |
7137092, | Aug 21 2003 | Kawasaki Microelectronics, Inc. | Layout method of semiconductor integrated circuit, layout structure thereof, and photomask for forming the layout structure |
7257790, | Oct 02 2003 | Kawasaki Microelectronics, Inc. | Layout structure of semiconductor integrated circuit and method for forming the same |
7321139, | May 26 2006 | Taiwan Semiconductor Manufacturing Co., Ltd. | Transistor layout for standard cell with optimized mechanical stress effect |
7469396, | Jun 11 2004 | SOCIONEXT INC | Semiconductor device and layout design method therefor |
7503026, | Dec 20 2004 | SOCIONEXT INC | Cell, standard cell, standard cell library, a placement method using standard cell, and a semiconductor integrated circuit |
7538368, | Jun 16 2004 | SOCIONEXT INC | Standard cell, standard cell library, and semiconductor integrated circuit with suppressed variation in characteristics |
7598541, | Feb 26 2004 | SOCIONEXT INC | Semiconductor device comprising transistor pair isolated by trench isolation |
7608880, | Jan 18 2005 | Samsung Electronics Co., Ltd. | Semiconductor memory device having a peripheral region including operating capacitors |
7685551, | Jun 30 2005 | Panasonic Corporation | Semiconductor integrated circuit, standard cell, standard cell library, semiconductor integrated circuit designing method, and semiconductor integrated circuit designing equipment |
7750400, | Aug 15 2008 | Texas Instruments Incorporated | Integrated circuit modeling, design, and fabrication based on degradation mechanisms |
7939858, | Jan 19 2006 | SOCIONEXT INC | Semiconductor device with a transistor having different source and drain lengths |
8053346, | Apr 30 2007 | Hynix Semiconductor Inc. | Semiconductor device and method of forming gate and metal line thereof with dummy pattern and auxiliary pattern |
8129750, | Mar 09 2006 | RPX Corporation | Integrated circuit including at least six linear-shaped conductive structures forming gate electrodes of transistors with at least two linear-shaped conductive structures of different length |
8129751, | Mar 09 2006 | RPX Corporation | Integrated circuit including at least six linear-shaped conductive structures forming gate electrodes and including four conductive contacting structures having at least two different connection distances |
8129752, | Mar 09 2006 | RPX Corporation | Integrated circuit including a linear-shaped conductive structure forming one gate electrode and having length greater than or equal to one-half the length of linear-shaped conductive structure forming two gate electrodes |
8129753, | Mar 09 2006 | RPX Corporation | Integrated circuit including gate electrode level region including at least seven linear-shaped conductive structures of equal length positioned at equal pitch with at least two linear-shaped conductive structures each forming one transistor and having extending portion sized greater than gate portion |
8129754, | Mar 09 2006 | RPX Corporation | Integrated circuit with gate electrode level including at least six linear-shaped conductive structures forming gate electrodes of transisters with at least one pair of linear-shaped conductive structures having offset ends |
8129755, | Mar 09 2006 | RPX Corporation | Integrated circuit with gate electrode level including at least four linear-shaped conductive structures of equal length and equal pitch with linear-shaped conductive structure forming one transistor |
8129756, | Mar 09 2006 | RPX Corporation | Integrated circuit including at least six linear-shaped conductive structures forming gate electrodes of transistors with at least two different extension distances beyond conductive contacting structures |
8129757, | Mar 09 2006 | RPX Corporation | Integrated circuit including at least six linear-shaped conductive structive structures at equal pitch including at least two linear-shaped conductive structures having non-gate portions of different length |
8129819, | Mar 09 2006 | RPX Corporation | Method of fabricating integrated circuit including at least six linear-shaped conductive structures at equal pitch including at least two linear-shaped conductive structures having non-gate portions of different length |
8134183, | Mar 09 2006 | RPX Corporation | Integrated circuit including linear-shaped conductive structures that have gate portions and extending portions of different size |
8134184, | Mar 09 2006 | RPX Corporation | Integrated circuit having gate electrode level region including at least four linear-shaped conductive structures with some outer-contacted linear-shaped conductive structures having larger outer extending portion than inner extending portion |
8134185, | Mar 09 2006 | RPX Corporation | Integrated circuit having gate electrode level region including at least seven linear-shaped conductive structures at equal pitch including linear-shaped conductive structure forming transistors of two different types and at least three linear-shaped conductive structures having aligned ends |
8134186, | Mar 09 2006 | RPX Corporation | Integrated circuit including at least three linear-shaped conductive structures at equal pitch including linear-shaped conductive structure having non-gate portion length greater than gate portion length |
8138525, | Mar 09 2006 | RPX Corporation | Integrated circuit including at least three linear-shaped conductive structures of different length each forming gate of different transistor |
8198656, | Mar 09 2006 | RPX Corporation | Integrated circuit including gate electrode level region including at least four linear-shaped conductive structures of equal length having aligned ends and positioned at equal pitch and forming multiple gate electrodes of transistors of different type |
8207053, | Mar 09 2006 | RPX Corporation | Electrodes of transistors with at least two linear-shaped conductive structures of different length |
8214778, | Aug 02 2007 | RPX Corporation | Methods for cell phasing and placement in dynamic array architecture and implementation of the same |
8217428, | Mar 09 2006 | RPX Corporation | Integrated circuit including gate electrode level region including at least three linear-shaped conductive structures of equal length having aligned ends and positioned at equal pitch and forming multiple gate electrodes of transistors of different type |
8225239, | Mar 09 2006 | RPX Corporation | Methods for defining and utilizing sub-resolution features in linear topology |
8225261, | Mar 09 2006 | RPX Corporation | Methods for defining contact grid in dynamic array architecture |
8245180, | Mar 09 2006 | RPX Corporation | Methods for defining and using co-optimized nanopatterns for integrated circuit design and apparatus implementing same |
8247846, | Mar 09 2006 | RPX Corporation | Oversized contacts and vias in semiconductor chip defined by linearly constrained topology |
8253172, | Mar 09 2006 | RPX Corporation | Semiconductor device with linearly restricted gate level region including four serially connected transistors of first type and four serially connected transistors of second type separated by non-diffusion region |
8253173, | Mar 09 2006 | RPX Corporation | Semiconductor device with gate level including four transistors of first type and four transistors of second type separated by non-diffusion region and having at least two gate contacts positioned outside separating non-diffusion region |
8258547, | Mar 09 2006 | RPX Corporation | Semiconductor device with linearly restricted gate level region including two transistors of first type and two transistors of second type with offset gate contacts |
8258548, | Mar 09 2006 | RPX Corporation | Semiconductor device with gate level including four transistors of first type and four transistors of second type separated by non-diffusion region with restricted gate contact placement over separating non-diffusion region |
8258549, | Mar 09 2006 | RPX Corporation | Semiconductor device including two transistors of first type having gates formed by conductors of different length respectively aligned with two transistors of second type having gates formed by conductors of different length |
8258550, | Mar 09 2006 | RPX Corporation | Semiconductor device including at least six transistor forming linear shapes including at least two transistor forming linear shapes having different extension distances beyond gate contact |
8258551, | Mar 09 2006 | RPX Corporation | Semiconductor device with gate level including transistors of first type and transistors of second type with corresponding gate contact placement restriction |
8258552, | Mar 09 2006 | RPX Corporation | Semiconductor device including at least six transistor forming linear shapes with at least two transistor forming linear shapes having offset ends |
8258581, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors with two transistors of different type formed by same gate level structure and two transistors of different type formed by separate gate level structures |
8261225, | Jun 30 2005 | Panasonic Corporation | Semiconductor integrated circuit, standard cell, standard cell library, semiconductor integrated circuit designing method, and semiconductor integrated circuit designing equipment |
8264007, | Mar 09 2006 | RPX Corporation | Semiconductor device including at least six transistor forming linear shapes including at least two different gate contact connection distances |
8264008, | Mar 09 2006 | RPX Corporation | Semiconductor device including transistor forming linear shapes including gate portions and extending portions of different size |
8264009, | Mar 09 2006 | RPX Corporation | Semiconductor device with linearly restricted gate level region including four transistors of first type and four transistors of second type with gate defining shapes of different length |
8264044, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having two complementary pairs of co-aligned gate electrodes with offset contacting structures positioned between transistors of different type |
8264049, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors with two transistors of different type having gate electrodes formed by common gate level feature with shared diffusion regions on opposite sides of common gate level feature |
8274099, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with gate contact position and offset specifications |
8283701, | Aug 02 2007 | RPX Corporation | Semiconductor device with dynamic array sections defined and placed according to manufacturing assurance halos |
8286107, | Feb 20 2007 | RPX Corporation | Methods and systems for process compensation technique acceleration |
8319257, | Jun 11 2004 | SOCIONEXT INC | Semiconductor device and layout design method therefor |
8356268, | Aug 02 2007 | RPX Corporation | Integrated circuit device including dynamic array section with gate level having linear conductive features on at least three side-by-side lines and uniform line end spacings |
8395224, | Mar 13 2008 | RPX Corporation | Linear gate level cross-coupled transistor device with non-overlapping PMOS transistors and non-overlapping NMOS transistors relative to directions of gate electrodes |
8405162, | Mar 13 2008 | RPX Corporation | Integrated circuit including gate electrode level region including cross-coupled transistors having at least one gate contact located over outer portion of gate electrode level region |
8405163, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with shared diffusion regions on opposite sides of two-transistor-forming gate level feature |
8436400, | Mar 09 2006 | RPX Corporation | Semiconductor device with gate level including gate electrode conductors for transistors of first type and transistors of second type with some gate electrode conductors of different length |
8448102, | Mar 09 2006 | RPX Corporation | Optimizing layout of irregular structures in regular layout context |
8453094, | Jan 31 2008 | RPX Corporation | Enforcement of semiconductor structure regularity for localized transistors and interconnect |
8471391, | Mar 27 2008 | RPX Corporation | Methods for multi-wire routing and apparatus implementing same |
8541879, | Dec 13 2007 | RPX Corporation | Super-self-aligned contacts and method for making the same |
8549455, | Aug 02 2007 | RPX Corporation | Methods for cell phasing and placement in dynamic array architecture and implementation of the same |
8552508, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with shared diffusion regions on opposite sides of two-transistor-forming gate level feature and electrical connection of transistor gates through linear interconnect conductors in single interconnect layer |
8552509, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with other transistors positioned between cross-coupled transistors |
8558322, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with at least two gate electrodes electrically connected to each other through gate level feature |
8564071, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with at least two different gate level feature extensions beyond contact |
8569841, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with at least one gate level feature extending into adjacent gate level feature layout channel |
8575703, | Nov 18 2008 | PANASONIC SEMICONDUCTOR SOLUTIONS CO , LTD | Semiconductor device layout reducing imbalance characteristics of paired transistors |
8575706, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with at least two different gate level features inner extensions beyond gate electrode |
8581303, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled trasistors having gate electrodes formed within gate level feature layout channels with four inside positioned gate contacts having offset relationships and electrical connection of cross-coupled transistors through same interconnect layer |
8581304, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with four inside positioned gate contacts having offset and aligned relationships |
8587034, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with four inside positioned gate contacts and electrical connection of transistor gates through linear interconnect conductors in single interconnect layer |
8592872, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors with two transistors of different type having gate electrodes formed by common gate level feature with shared diffusion regions on opposite sides of common gate level feature |
8653857, | Mar 09 2006 | RPX Corporation | Circuitry and layouts for XOR and XNOR logic |
8658542, | Mar 09 2006 | RPX Corporation | Coarse grid design methods and structures |
8661392, | Oct 13 2009 | RPX Corporation | Methods for cell boundary encroachment and layouts implementing the Same |
8667443, | Mar 05 2007 | RPX Corporation | Integrated circuit cell library for multiple patterning |
8669594, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within at least twelve gate level feature layout channels |
8669595, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with gate contact position, alignment, and offset specifications |
8680583, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within at least nine gate level feature layout channels |
8680626, | Oct 26 2007 | RPX Corporation | Methods, structures, and designs for self-aligning local interconnects used in integrated circuits |
8701071, | Jan 31 2008 | RPX Corporation | Enforcement of semiconductor structure regularity for localized transistors and interconnect |
8729606, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels |
8729643, | Mar 13 2008 | RPX Corporation | Cross-coupled transistor circuit including offset inner gate contacts |
8735944, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with serially connected transistors |
8735995, | Mar 13 2008 | RPX Corporation | Cross-coupled transistor circuit defined on three gate electrode tracks with diffusion regions of common node on opposing sides of same gate electrode track |
8742462, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with gate contact position specifications |
8742463, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with outer positioned gate contacts |
8756551, | Aug 02 2007 | RPX Corporation | Methods for designing semiconductor device with dynamic array section |
8759882, | Aug 02 2007 | RPX Corporation | Semiconductor device with dynamic array sections defined and placed according to manufacturing assurance halos |
8759985, | Mar 27 2008 | RPX Corporation | Methods for multi-wire routing and apparatus implementing same |
8772839, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with four inside positioned gate contacts having offset and aligned relationships and electrical connection of transistor gates through linear interconnect conductors in single interconnect layer |
8785978, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with electrical connection of cross-coupled transistors through same interconnect layer |
8785979, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with two inside positioned gate contacts and two outside positioned gate contacts and electrical connection of cross-coupled transistors through same interconnect layer |
8816402, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with gate level feature layout channel including single transistor |
8823062, | Mar 09 2006 | RPX Corporation | Integrated circuit with offset line end spacings in linear gate electrode level |
8835989, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with gate electrode placement specifications |
8836045, | Mar 13 2008 | RPX Corporation | Cross-coupled transistor circuit having diffusion regions of common node on opposing sides of same gate electrode track |
8839175, | Mar 09 2006 | RPX Corporation | Scalable meta-data objects |
8847329, | Mar 13 2008 | RPX Corporation | Cross-coupled transistor circuit defined having diffusion regions of common node on opposing sides of same gate electrode track with at least two non-inner positioned gate contacts |
8847330, | Jul 23 2009 | Renesas Electronics Corporation | Semiconductor device |
8847331, | Mar 13 2008 | RPX Corporation | Semiconductor chip including region having cross-coupled transistor configuration with offset electrical connection areas on gate electrode forming conductive structures and at least two different inner extension distances of gate electrode forming conductive structures |
8853793, | Mar 13 2008 | RPX Corporation | Integrated circuit including gate electrode level region including cross-coupled transistors having gate contacts located over inner portion of gate electrode level region and offset gate level feature line ends |
8853794, | Mar 13 2008 | RPX Corporation | Integrated circuit within semiconductor chip including cross-coupled transistor configuration |
8863063, | May 06 2009 | RPX Corporation | Finfet transistor circuit |
8866197, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with at least two gate electrodes electrically connected to each other through another transistor forming gate level feature |
8872283, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with shared diffusion regions on opposite sides of two-transistor-forming gate level feature |
8921896, | Mar 09 2006 | RPX Corporation | Integrated circuit including linear gate electrode structures having different extension distances beyond contact |
8921897, | Mar 09 2006 | RPX Corporation | Integrated circuit with gate electrode conductive structures having offset ends |
8946781, | Mar 09 2006 | RPX Corporation | Integrated circuit including gate electrode conductive structures with different extension distances beyond contact |
8951916, | Dec 13 2007 | RPX Corporation | Super-self-aligned contacts and method for making the same |
8952425, | Mar 09 2006 | RPX Corporation | Integrated circuit including at least four linear-shaped conductive structures having extending portions of different length |
8966424, | Aug 02 2007 | RPX Corporation | Methods for cell phasing and placement in dynamic array architecture and implementation of the same |
9009641, | May 06 2009 | RPX Corporation | Circuits with linear finfet structures |
9035359, | Mar 09 2006 | RPX Corporation | Semiconductor chip including region including linear-shaped conductive structures forming gate electrodes and having electrical connection areas arranged relative to inner region between transistors of different types and associated methods |
9059018, | Nov 18 2008 | SOCIONEXT INC | Semiconductor device layout reducing imbalance in characteristics of paired transistors |
9081931, | Mar 13 2008 | RPX Corporation | Cross-coupled transistor circuit having diffusion regions of common node on opposing sides of same gate electrode track and gate node connection through single interconnect layer |
9117050, | Mar 13 2008 | RPX Corporation | Integrated circuit including cross-coupled transistors having gate electrodes formed within gate level feature layout channels with gate contact position and offset specifications |
9122832, | Aug 01 2008 | RPX Corporation | Methods for controlling microloading variation in semiconductor wafer layout and fabrication |
9123565, | Dec 31 2012 | Taiwan Semiconductor Manufacturing Company, Ltd | Masks formed based on integrated circuit layout design having standard cell that includes extended active region |
9159627, | Nov 12 2010 | RPX Corporation | Methods for linewidth modification and apparatus implementing the same |
9202779, | Jan 31 2008 | RPX Corporation | Enforcement of semiconductor structure regularity for localized transistors and interconnect |
9208279, | Mar 13 2008 | RPX Corporation | Semiconductor chip including digital logic circuit including linear-shaped conductive structures having electrical connection areas located within inner region between transistors of different type and associated methods |
9213792, | Mar 13 2008 | RPX Corporation | Semiconductor chip including digital logic circuit including at least six transistors with some transistors forming cross-coupled transistor configuration and associated methods |
9230910, | Mar 09 2006 | RPX Corporation | Oversized contacts and vias in layout defined by linearly constrained topology |
9240413, | Oct 26 2007 | RPX Corporation | Methods, structures, and designs for self-aligning local interconnects used in integrated circuits |
9245081, | Mar 13 2008 | RPX Corporation | Semiconductor chip including digital logic circuit including at least nine linear-shaped conductive structures collectively forming gate electrodes of at least six transistors with some transistors forming cross-coupled transistor configuration and associated methods |
9269702, | Oct 13 2009 | RPX Corporation | Methods for cell boundary encroachment and layouts implementing the same |
9281371, | Dec 13 2007 | RPX Corporation | Super-self-aligned contacts and method for making the same |
9317646, | Dec 31 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Masks formed based on integrated circuit layout design having cell that includes extended active region |
9336344, | Mar 09 2006 | RPX Corporation | Coarse grid design methods and structures |
9390215, | Mar 27 2008 | RPX Corporation | Methods for multi-wire routing and apparatus implementing same |
9424387, | Aug 02 2007 | RPX Corporation | Methods for cell phasing and placement in dynamic array architecture and implementation of the same |
9425145, | Mar 09 2006 | RPX Corporation | Oversized contacts and vias in layout defined by linearly constrained topology |
9425272, | Mar 09 2006 | RPX Corporation | Semiconductor chip including integrated circuit including four transistors of first transistor type and four transistors of second transistor type with electrical connections between various transistors and methods for manufacturing the same |
9425273, | Mar 09 2006 | RPX Corporation | Semiconductor chip including integrated circuit including at least five gate level conductive structures having particular spatial and electrical relationship and method for manufacturing the same |
9443947, | Mar 09 2006 | RPX Corporation | Semiconductor chip including region having integrated circuit transistor gate electrodes formed by various conductive structures of specified shape and position and method for manufacturing the same |
9530734, | Jan 31 2008 | RPX Corporation | Enforcement of semiconductor structure regularity for localized transistors and interconnect |
9530795, | Oct 13 2009 | RPX Corporation | Methods for cell boundary encroachment and semiconductor devices implementing the same |
9536899, | Mar 13 2008 | RPX Corporation | Semiconductor chip including integrated circuit having cross-coupled transistor configuration and method for manufacturing the same |
9563733, | May 06 2009 | RPX Corporation | Cell circuit and layout with linear finfet structures |
9589091, | Dec 06 2010 | RPX Corporation | Scalable meta-data objects |
9595515, | Aug 02 2007 | RPX Corporation | Semiconductor chip including integrated circuit defined within dynamic array section |
9633987, | Mar 05 2007 | RPX Corporation | Integrated circuit cell library for multiple patterning |
9673825, | Mar 09 2006 | RPX Corporation | Circuitry and layouts for XOR and XNOR logic |
9704845, | Nov 12 2010 | RPX Corporation | Methods for linewidth modification and apparatus implementing the same |
9711495, | Mar 09 2006 | RPX Corporation | Oversized contacts and vias in layout defined by linearly constrained topology |
9741719, | Oct 26 2007 | RPX Corporation | Methods, structures, and designs for self-aligning local interconnects used in integrated circuits |
9754878, | Mar 09 2006 | RPX Corporation | Semiconductor chip including a chip level based on a layout that includes both regular and irregular wires |
9779200, | Mar 27 2008 | RPX Corporation | Methods for multi-wire routing and apparatus implementing same |
9818747, | Dec 13 2007 | RPX Corporation | Super-self-aligned contacts and method for making the same |
9859277, | Oct 26 2007 | RPX Corporation | Methods, structures, and designs for self-aligning local interconnects used in integrated circuits |
9871056, | Mar 13 2008 | RPX Corporation | Semiconductor chip including integrated circuit having cross-coupled transistor configuration and method for manufacturing the same |
9905576, | Mar 09 2006 | RPX Corporation | Semiconductor chip including region having rectangular-shaped gate structures and first metal structures |
9910950, | Aug 02 2007 | RPX Corporation | Methods for cell phasing and placement in dynamic array architecture and implementation of the same |
9917056, | Mar 09 2006 | RPX Corporation | Coarse grid design methods and structures |
RE49331, | Dec 31 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Masks formed based on integrated circuit layout design having cell that includes extended active region |
Patent | Priority | Assignee | Title |
4701777, | Sep 30 1983 | Fujitsu Limited | Gate array type semiconductor integrated circuit device |
4780753, | Mar 03 1982 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device |
5031018, | Mar 13 1987 | Fujitsu Limited | Basic cell of gate array device |
5079614, | Sep 26 1990 | SEIKO EPSON CORPORATION, A CORP OF JAPAN | Gate array architecture with basic cell interleaved gate electrodes |
5410161, | Jul 12 1991 | NEC Corporation | Semiconductor device equipped with characteristic checking element |
5416619, | Dec 17 1991 | Sony Corporation | Liquid crystal display device with reverse tilt suppressing means |
5781253, | Oct 31 1995 | AU Optronics Corporation | Liquid crystal display having electrostatic discharge protection and method for manufacturing the same |
5841153, | Dec 16 1993 | Mitsubishi DenkiKabushiki Kaisha | SRAM semiconductor device |
5847429, | Jul 31 1995 | Integrated Device Technology, Inc.; Integrated Device Technology, inc | Multiple node ESD devices |
5866933, | Jul 31 1992 | Hughes Electronics Corporation | Integrated circuit security system and method with implanted interconnections |
5889310, | Apr 21 1997 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device with high breakdown voltage island region |
5920089, | Jun 28 1996 | Kabushiki Kaisha Toshiba | Multi-power supply integrated circuit and system employing the same |
6067249, | Jun 16 1998 | DOSILICON CO , LTD | Layout of flash memory and formation method of the same |
6084798, | Feb 12 1997 | Non-volatile memory structure | |
JP9289251, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Mar 21 2001 | MAKINO, HIROSHI | Mitsubishi Denki Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 011686 | /0108 | |
Mar 28 2001 | Mitsubishi Denki Kabushiki Kaisha | (assignment on the face of the patent) | / | |||
Mar 07 2011 | Mitsubishi Denki Kabushiki Kaisha | Renesas Electronics Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 025980 | /0219 | |
Aug 06 2015 | Renesas Electronics Corporation | Renesas Electronics Corporation | CHANGE OF ADDRESS | 044928 | /0001 |
Date | Maintenance Fee Events |
Oct 08 2004 | ASPN: Payor Number Assigned. |
Mar 30 2007 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 24 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 08 2015 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 21 2006 | 4 years fee payment window open |
Apr 21 2007 | 6 months grace period start (w surcharge) |
Oct 21 2007 | patent expiry (for year 4) |
Oct 21 2009 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 21 2010 | 8 years fee payment window open |
Apr 21 2011 | 6 months grace period start (w surcharge) |
Oct 21 2011 | patent expiry (for year 8) |
Oct 21 2013 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 21 2014 | 12 years fee payment window open |
Apr 21 2015 | 6 months grace period start (w surcharge) |
Oct 21 2015 | patent expiry (for year 12) |
Oct 21 2017 | 2 years to revive unintentionally abandoned end. (for year 12) |