Methods of forming high aspect ratio openings. The method comprises removing a portion of a dielectric material at a temperature less than about 0° C. to form at least one opening in the dielectric material. The at least one opening comprises an aspect ratio of greater than about 30:1. A protective material is formed in the at least one opening and on sidewalls of the dielectric material at a temperature less than about 0° C. Methods of forming high aspect ratio features are also disclosed, as are semiconductor devices.
|
11. A method of forming high aspect ratio features, comprising:
forming openings in a stack of dielectric materials at a temperature between about −100° C. and about −40° C. in the presence of a plasma, the openings exhibiting an aspect ratio of at least about 30:1;
forming an organic protective material at a temperature between about −100° C. and about −40° C. on sidewalls of the stack in the absence of a plasma; and
forming features in the openings.
1. A method of forming high aspect ratio features, comprising:
forming high aspect ratio openings in a stack of dielectric materials at a temperature of less than about 0° C.;
forming an organic protective material at a temperature between about −100° C. and about −40° C. on sidewalls of the stack, the organic protective material formed by molecular layer deposition; and
forming features in the high aspect ratio openings, at least some of the features comprising high aspect ratio pillars.
20. A method of forming high aspect ratio features, comprising:
forming openings in a stack of dielectric materials at a temperature of less than about 0° C., the openings exhibiting an aspect ratio of at least about 30:1;
forming a boron-containing protective material at a temperature between about −100° C. and about −40° C. on sidewalls of the stack, the boron-containing protective material formed by thermal chemical vapor deposition (CVD), plasma-enhanced CVD, initiated CVD, photo-initiated CVD, atomic layer deposition (ALD), molecular layer deposition (MLD), or a combination thereof; and
forming features in the openings.
2. The method of
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
8. The method of
9. The method of
10. The method of
12. The method of
13. The method of
14. The method of
15. The method of
16. The method of
17. The method of
18. The method of
19. The method of
21. The method of
22. The method of
23. The method of
24. The method of
|
This application is a continuation of U.S. patent application Ser. No. 17/155,770, filed Jan. 22, 2021, now U.S. Pat. No. 11,417,565, issued Aug. 16, 2022, which is a continuation of U.S. patent application Ser. No. 15/858,021, filed Dec. 29, 2017, now U.S. Pat. No. 10,903,109, issued Jan. 26, 2021, the disclosure of each of which is hereby incorporated herein in its entirety by this reference.
Embodiments disclosed herein relate to semiconductor fabrication including methods of forming high aspect ratio (HAR) openings and related semiconductor devices. More particularly, embodiments of the disclosure relate to methods of forming HAR openings where the HAR openings are formed at a temperature of less than about 0° C. and a protective material is formed in the HAR openings at a temperature of less than about 0° C., and to related semiconductor devices.
A continuing goal of the semiconductor industry has been to increase the memory density (e.g., the number of memory cells per memory die) of memory devices, such as non-volatile memory devices (e.g., NAND Flash memory devices), and to decrease dimensions of the memory devices. One way of increasing memory density in non-volatile memory devices is to implement vertical memory array (also referred to as a “three-dimensional (3D) memory array”) architectures. To form 3D memory devices, openings (e.g., vias) are formed in and through one or more dielectric materials, the openings having high aspect ratios, and features are subsequently formed in the openings. Between the increased aspect ratios of the openings and the decreased dimensions of the memory devices, uniformly forming the high aspect ratio openings becomes problematic. Rather than having a uniform width, the high aspect ratio openings have a non-uniform width because the dielectric material is not uniformly etched in the vertical and horizontal directions by conventional anisotropic etch techniques. Therefore, sidewalls of the dielectric material are not substantially vertical and may exhibit a bowed profile, with a greater width at a middle portion of the opening compared to the width of a top portion or bottom portion of the opening. The bowing and non-uniform profile of the sidewalls of the dielectric material compromise structural and electronic integrity of the 3D memory devices including such conventionally formed high aspect ratio openings, leading to device failure.
To reduce bowing, polymers have been formed on the sidewalls of the dielectric material to protect the sidewalls from overetching. The polymers are conformally formed on the sidewalls of the openings to passivate the sidewalls. The polymers are formed at a temperature of 20° C. or greater, such as 50° C. or greater, or 200° C. of greater. At lower temperatures, reactants used to form the polymers are not reactive or are not sufficiently reactive to form the polymers at a practical rate. Further, as the aspect ratios of the openings increase, it is difficult to conformally form these polymers in the openings, especially in the middle portion and lower portion of the openings, because the reactants do not penetrate the entire depth of the openings. Instead, the polymers are formed less thickly (e.g., thinner) or not at all in the middle and lower portion. Since these regions of the openings are not protected by the polymers, the dielectric material is more heavily etched during subsequent etch acts, leading to bowing of the dielectric material.
In order to form the features having the desired aspect ratio and of acceptable dimensional uniformity, multiple decks of the dielectric materials are formed successively, with each deck corresponding to a portion of the depth of the features. A portion of each of the high aspect ratio openings is formed in each deck and filled with material(s) of the features before forming the next deck. As shown in
A method of forming high aspect ratio (HAR) openings in a dielectric material is disclosed. The HAR openings are formed at a temperature of less than about 0° C. The HAR openings are formed by removing a portion of the dielectric material in a downward direction from an exposed surface of the dielectric material. A protective material is formed on sidewalls of the HAR openings (e.g., sidewalls of the dielectric material). The protective material protects the sidewalls of the dielectric material from lateral etching during subsequent process acts, reducing bowing of the sidewalls of the dielectric material. The protective material also exhibits a high degree of selectivity to a hardmask material used to form the HAR openings. An etch composition used to form the HAR openings and the protective material includes at least one etch gas, at least one additive gas, and at least one protective material precursor. The protective material is compatible with the subsequent process acts and may be an organic material or an inorganic material, such as an insulative organic polymer, a conductive organic polymer, a boron-containing material, a sulfur-containing material, or a metal. The protective material is formed at a temperature of less than about 0° C., and may be formed in the presence or in the absence of a plasma. The referenced temperatures are those of an electrostatic chuck upon which a substrate including the dielectric material and protective material is positioned. The protective material is formed at a high degree of conformality and is resistant to process conditions (e.g., etch composition, time, temperature, pressure) used to form the HAR openings and the protective material.
The following description provides specific details, such as material types, material thicknesses, and process conditions in order to provide a thorough description of embodiments described herein. However, a person of ordinary skill in the art will understand that the embodiments disclosed herein may be practiced without employing these specific details. Indeed, the embodiments may be practiced in conjunction with conventional fabrication techniques employed in the semiconductor industry. In addition, the description provided herein does not form a complete description of a semiconductor structure or a complete process flow for manufacturing semiconductor devices and the structures described below do not form a complete semiconductor device. Only those process acts and structures necessary to understand the embodiments described herein are described in detail below. Additional acts to form a complete semiconductor device may be performed by conventional techniques.
Drawings presented herein are for illustrative purposes only, and are not meant to be actual views of any particular material, component, structure, device, or system. Variations from the shapes depicted in the drawings as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments described herein are not to be construed as being limited to the particular shapes or regions as illustrated, but include deviations in shapes that result, for example, from manufacturing. For example, a region illustrated or described as box-shaped may have rough and/or nonlinear features, and a region illustrated or described as round may include some rough and/or linear features. Moreover, sharp angles that are illustrated may be rounded, and vice versa. Thus, the regions illustrated in the figures are schematic in nature, and their shapes are not intended to illustrate the precise shape of a region and do not limit the scope of the present claims. The drawings are not necessarily to scale. Additionally, elements common between figures may retain the same numerical designation.
As used herein, the singular forms “a,” “an,” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise.
As used herein, the term “aspect ratio” means and includes a ratio of a depth of an opening to a width (e.g., diameter) of the opening. The width of the opening is measured proximate the opening. The aspect ratio of the HAR opening may be greater than about 20:1, greater than about 30:1, greater than about 40:1, greater than about 50:1, greater than about 60:1, greater than about 70:1, greater than about 80:1, greater than about 90:1, or greater than about 100:1 at its final depth. In some embodiments, the HAR opening has an aspect ratio of greater than about 50:1 at its final depth. In other embodiments, the HAR opening has an aspect ratio of greater than about 80:1 at its final depth. In yet other embodiments, the HAR opening has an aspect ratio of greater than about 90:1 at its final depth. In yet still other embodiments, the HAR opening has an aspect ratio of greater than about 100:1 at its final depth.
As used herein, spatially relative terms, such as “beneath,” “below,” “lower,” “bottom,” “above,” “upper,” “top,” “front,” “rear,” “left,” “right,” and the like, may be used for ease of description to describe one element's or feature's relationship to another element(s) or feature(s) as illustrated in the figures. Unless otherwise specified, the spatially relative terms are intended to encompass different orientations of the materials in addition to the orientation depicted in the figures. For example, if materials in the figures are inverted, elements described as “below” or “beneath” or “under” or “on bottom of” other elements or features would then be oriented “above” or “on top of” the other elements or features. Thus, the term “below” can encompass both an orientation of above and below, depending on the context in which the term is used, which will be evident to one of ordinary skill in the art. The materials may be otherwise oriented (e.g., rotated 90 degrees, inverted, flipped) and the spatially relative descriptors used herein interpreted accordingly.
As used herein, the term “configured” refers to a size, shape, material composition, and arrangement of one or more of at least one structure and at least one apparatus facilitating operation of one or more of the structure and the apparatus in a pre-determined way.
As used herein, the term “substantially” in reference to a given parameter, property, or condition means and includes to a degree that one of ordinary skill in the art would understand that the given parameter, property, or condition is met with a degree of variance, such as within acceptable manufacturing tolerances. By way of example, depending on the particular parameter, property, or condition that is substantially met, the parameter, property, or condition may be at least 90.0% met, at least 95.0% met, at least 99.0% met, or even at least 99.9% met.
As used herein, the term “substrate” means and includes a base material or construction upon which additional materials are formed. The substrate may be a semiconductor substrate, a base semiconductor layer on a supporting structure, a metal electrode, or a semiconductor substrate having one or more materials, layers, structures, or regions formed thereon. The materials on the semiconductor substrate may include, but are not limited to, semiconductive materials, insulating materials, conductive materials, etc. One or more of the materials may be thermally sensitive. The substrate may be a conventional silicon substrate or other bulk substrate comprising a layer of semiconductive material. As used herein, the term “bulk substrate” means and includes not only silicon wafers, but also silicon-on-insulator (“SOT”) substrates, such as silicon-on-sapphire (“SOS”) substrates and silicon-on-glass (“SOG”) substrates, epitaxial layers of silicon on a base semiconductor foundation, and other semiconductor or optoelectronic materials, such as silicon-germanium, germanium, gallium arsenide, gallium nitride, and indium phosphide. The substrate may be doped or undoped.
As used herein, the terms “vertical,” “longitudinal,” “horizontal,” and “lateral” are in reference to a major plane of a structure and are not necessarily defined by earth's gravitational field. A “horizontal” or “lateral” direction is a direction that is substantially parallel to the major plane of the structure, while a “vertical” or “longitudinal” direction is a direction that is substantially perpendicular to the major plane of the structure. The major plane of the structure is defined by a surface of the structure having a relatively large area compared to other surfaces of the structure.
The HAR openings are formed in one or more dielectric materials, such as in a single dielectric material or in a stack of dielectric materials, on a substrate. As shown in
The dielectric material 110 may be a silicon oxide, a silicon nitride, a silicon carbide, an oxynitride, an oxycarbide, a carbonitride, polysilicon, or combinations thereof. The dielectric material 110 may be undoped or doped, such as with a dopant including, but not limited to, boron, phosphorus, or arsenic. The dielectric material 110 may include the stack of alternating dielectric materials, such as alternating silicon oxide and silicon nitride materials or alternating silicon oxide and polysilicon materials. In some embodiments, the dielectric material 110 includes a stack of alternating silicon oxide and silicon nitride materials. In other embodiments, the dielectric material 110 includes a stack of alternating silicon oxide and polysilicon materials. The stack may include at least about 50 tiers of alternating dielectric materials, such as at least about 80 tiers of alternating dielectric materials, at least about 90 tiers of alternating dielectric materials, or at least about 100 tiers of alternating dielectric materials.
The protective material 115 is conformally formed over at least a portion of the sidewalls of the dielectric material 110. The protective material 115 may be formed over the sidewalls at a sufficient thickness to protect the underlying dielectric material 110 from subsequent etch acts, such as lateral etching of the dielectric material 110. By way of example only, the thickness of the protective material 115 may range from about 1 nm to about 10 nm, such as less than about 5 nm, less than about 2 nm, or less than about 1.5 nm. The sidewalls of the dielectric material 110 may be substantially vertical to the desired depth d1 of the HAR opening 105. The sidewalls may be characterized as substantially vertical in that a critical dimension (CD) of a middle region of the HAR opening 105 is about the same as the CD at the top region or the bottom region. Therefore, the width of the HAR openings 105 is substantially uniform along its entire depth d1. While the protective material 115 may be formed on substantially all of the sidewalls of the dielectric material 110, the protective material may also be selectively formed on regions of the sidewalls where bowing is expected to occur, such as on the middle regions. In other words, the protective material 115 may be formed on the sidewalls where lateral etching is expected to occur.
The protective material 115 may be formed by thermal chemical vapor deposition (CVD), plasma-enhanced CVD, initiated CVD, photo-initiated CVD, atomic layer deposition (ALD), molecular layer deposition (MLD), or combinations thereof. In some embodiments, the protective material is formed by ALD. As discussed in more detail below, the protective material 115 is formed from one or more protective material precursors that react with (e.g., adsorb to) the sidewalls of the dielectric material 110.
To form the HAR openings 105, a hardmask material is formed over the dielectric material 110. The hardmask material may be a spin-on hardmask material, an organo siloxane material, a carbon-based material, such as amorphous carbon, a carbon-silicon material, a nitride material, such as silicon nitride or titanium nitride, a metal material, or a metal oxide material. As shown in
The HAR openings 105 are formed in the dielectric material 110 by an etch process, such as by anisotropic etch process. By way of example only, the etch process may be a plasma-based etch process (e.g., a reactive ion etch process). The etch composition used to form the HAR openings 105 and the protective material 115 includes at least one etch gas, at least one additive gas, and at least one protective material precursor. Components of the etch composition are gaseous under the process conditions, such as the process temperature and pressure. The etch gas may be selected depending on the dielectric material(s) in which the HAR openings 105 are to be formed. By way of example only, the etch gas may be a fluorocarbon-based (CXFZ or CxHyFz) etch gas or other halogen-based etch gas, where x and z are whole numbers and y is an integer. The etch gas may include, but is not limited to, CF4, NF3, CHF3, CH3F, CH2F2, CH3F, C4F8, C4F6, C5F8, CF3I, CF3Br, BF3, SF6, Cl2, HBr, HBr4, BrF3, BrF5, BrF7, BrF, KrBr6, or combinations thereof. The etch gas of the etch composition may remove at least a portion of the dielectric material in the vertical direction without substantially removing the dielectric material in the lateral direction. In some embodiments, the etch gas includes NF3 and CF3I. The additive gas may include, but is not limited to, H2, O2, CO, CO2, COS, CH4, CxHy, H2S, NH3, He, Ne, Ar, Kr, Xe, or combinations thereof. In some embodiments, the additive gas is H2. As discussed in more detail below, the protective material precursor may be selected depending on the protective material 115 to be formed. By including the additive gas and the protective material precursor in the etch composition, the protective material 115 may be formed in-situ to the final depth d1 of the HAR openings 105 and at a sufficient thickness to protect the sidewalls of the dielectric material 110.
The dielectric material 110 is exposed to the etch composition (indicated by arrows in
The protective material precursor of the etch composition reacts with reactive species in the etch composition, the dielectric material, and/or with an additional protective material precursor to conformally form the protective material 115 on the sidewalls of the dielectric material 110 and on the top surface of the patterned hardmask 120, as shown in
The protective material 115 may be formed to the initial depth d2 or to the final depth d1 depending on the extent of dielectric material 110 exposed after forming the HAR openings 105. Since the protective material precursor is a gaseous species and is volatile, the protective material precursor easily diffuses into the initial depth d2 or the final depth d1 of the HAR openings 105, enabling the protective material 115 to be formed on the exposed surfaces of the sidewalls of the dielectric material 110. Depending on the technique used to form the protective material 115, a second or subsequent protective material precursor may be introduced into the HAR openings 105 to react with a first protective material precursor absorbed on the sidewalls of the dielectric material 110. By way of example only, if the protective material 115 is formed by ALD, two or more protective material precursors may be introduced into the HAR openings 105 and absorbed to the sidewalls of the dielectric material 110 to form the protective material 115.
The HAR openings 105 and protective material 115 may be formed by a single etch process that forms the HAR openings 105 to their final depth d1 and forms the protective material 115 on the exposed sidewalls of the dielectric material 110 as shown in
The protective material precursor may be sufficiently reactive to react with the desired species in the etch composition and/or the dielectric material at a temperature of less than about 0° C., such as between about −100° C. and less than about 0° C., and without using a plasma. The reaction of the protective material precursor may be thermally driven and may not require a plasma to provide the reactivity. Therefore, the protective material 115 may be thermally deposited on the semiconductor structure 100. For instance, the protective material precursor may be reactive at a temperature of between about −100° C. and less than about 0° C., such as at a temperature of less than about −10° C., than about −20° C., less than about −30° C., less than about −40° C., less than about −50° C., less than about −60° C., less than about −70° C., less than about −80° C., less than about −90° C., or greater than about −100° C. The referenced temperature is that of an electrostatic chuck upon which the substrate including the dielectric material and protective material is positioned. In some embodiments, the protective material 115 is formed at about −50° C. In other embodiments, the protective material 115 is formed at about −60° C. The pressure at which the protective material precursor is reacted may also be controlled to form the protective material 115.
Depending on whether an insulative organic material, conductive organic material, boron-containing material, sulfur-containing material, or metal is formed as the protective material 115, the protective material 115 may be formed in the presence of the plasma or in the absence of the plasma. By way of example only, if the protective material 115 is an organic material, the protective material 115 may be formed in the absence of the plasma, such as by turning off the plasma following the formation of the HAR openings 105. In other words, the protective material 115 is formed without a plasma following the formation of the HAR openings 105 using the plasma. The protective material 115 may be formed from a protective material precursor or combinations thereof with one or more of the protective material precursors mentioned below. If, however, the protective material 115 is an inorganic material (a boron-containing material, a sulfur-containing material, or a metal), the plasma may remain present during the formation of the protective material 115.
The insulative organic material may include, but are not limited to, poly(p-xylylene), poly(monochloro-p-xylylene), poly(dimethylsiloxane), poly(oxymethylene), a polyester, a polyamide, a polyacrylate, or a polymethacrylate. The insulative organic material may also include methyl, ethyl, or ether substituents on the above materials. The protective material precursor may be a compound that reacts at a temperature of less than about 0° C. to form one of the listed insulative organic materials. By way of example only, the protective material precursor may be an organic solvent or organosilane that exhibits a melting point below 0° C., such as acetone, acetonitrile, 1-butanol, diethylether, ethylacetate, or tetrahydrofuran, or an organosilane having the listed functional group as a ligand to the silicon atom. To form the insulative organic material as the protective material 115, no plasma may be used during the protective material 115 deposition.
The conductive organic material may include a poly(thiophene), such as poly(3,4-ethylenedioxythiophene), poly(pyrrole), or poly(3-thiopheneacetic acid). The protective material precursor may be a compound that reacts at a temperature of less than about 0° C. to form one of the listed insulative organic materials. To form the conductive organic material as the protective material 115, no plasma may be used during the protective material 115 deposition.
The protective material 115 may also include compounds of sulfur or selenium instead of carbon.
The boron-containing material may include a boron nitride-based material or a boron oxide-based material. The protective material precursor may be a compound that reacts at a temperature of less than about 0° C., such as BH3, B2H6, BxHy, C2B10H12, CxByHz, BF3, BCl3, BBr3, or combinations thereof. In some embodiments, the protective material precursor includes BH3. To form the boron-containing material as the protective material 115, the plasma may be used during the protective material 115 deposition.
The sulfur-containing material may include a sulfur-based material. The protective material precursor may be a compound that reacts at a temperature of less than about 0° C., such as CS, CS2, COS, C4H3S, H2S, S2, SO2, S2Cl2, SF2, SF6, SBr2, SBr4, S2Br2, Br2S6, WS2, WS3, or combinations thereof. In some embodiments, the protective material precursor includes SF6. To form the sulfur-containing material as the protective material 115, the plasma may be used during the protective material 115 deposition.
The metal may be aluminum (Al), iridium (Jr), titanium (Ti), tungsten (W), germanium (Ge), platinum, palladium, or ruthenium (Ru). The protective material precursor may be a compound that reacts at a temperature of less than about 0° C., such as AlCl3, IrF6, TiCl4, WF4, WF6, WBr2, WBr4, WS2, WS3, GeCl4, GeF4, or RuO4, or a transition metal parylene-based polymer, such as a Ru parylene-based polymer, a Pt parylene-based polymer, or a Pd parylene-based polymer. In some embodiments, the protective material precursor includes WF6. To form the metal as the protective material 115, the plasma may be used during the protective material 115 deposition. In some embodiments, the etch composition includes SF6, NF3, CF3I, and H2.
The etch gas, the additive gas, and the protective material precursor are present in the etch composition at a concentration sufficient to remove (e.g., etch) the dielectric material 110 and to form the protective material 115. The relative amounts of the etch gas, the additive gas, and the protective material precursor may be selected to balance etching the dielectric material 110 at a desired rate and forming the protective material 115 on the sidewalls of the dielectric material 110. By way of example only, the etch gas and the protective material precursor may be present at approximately equivalent amounts and the additive gas may be present at an additive amount. The etch gas and the additive gas may be present at from about 200 standard cubic centimeters per minute (sccm) to about 250 sccm. The protective material precursor may be present at from about 0.1 sccm to about 100 sccm or greater. Alternatively, the etch gas may be present in excess and the protective material precursor and additive gas may be present at an additive amount. The exposure time to which the dielectric material 110 is exposed to the etch composition may also be adjusted to balance etching the dielectric material 110 and forming the protective material 115.
Accordingly, a method of forming high aspect ratio openings is disclosed. The method comprises removing a portion of a dielectric material at a temperature less than about 0° C. to form at least one opening in the dielectric material. The at least one opening comprises an aspect ratio of greater than about 30:1. A protective material is formed in the at least one opening and on sidewalls of the dielectric material at a temperature less than about 0° C.
The protective material 115 may be sacrificial in that subsequent processing substantially removes the protective material 115 from the HAR openings 105. The protective material 115 may be removed before subsequent process acts are conducted to form a complete semiconductor device (see
The HAR openings 105 and the protective material 115 may be formed in an apparatus including at least one reaction chamber. The apparatus may include the reaction chamber, a shower head, at least one inlet, at least one outlet, a chiller, an electrostatic chuck, and a system controller. The apparatus may be a conventional etch tool. The system controller may adjust the process conditions within the apparatus, such as the etch composition and flow rate, temperature, pressure, and plasma conditions (such as RF bias power levels and exposure times). The apparatus may be configured to conduct the plasma-based etch process and to form the protective material 115 with or without the plasma. The process conditions may be adjusted utilizing a user interface as known in the art. The semiconductor structure 100 including the patterned hardmask 120 and the dielectric material 110 is positioned on the electrostatic chuck and the etch composition introduced into the reaction chamber through the inlet. The etch composition may remain in the reaction chamber for an amount of time sufficient to form the HAR openings 105 to their initial depth d2 or final depth d1. The etch gas and protective material precursor of the etch composition may be introduced to the reaction chamber at the same time through the inlets, or may be separately introduced to the reaction chamber through the inlets, with the additive gas introduced with either or both of the etch gas and protective material precursor. Purge acts may be conducted between the introduction of the etch gas and the introduction of the protective material precursor through the outlets. After the protective material 115 is formed, excess etch composition that has not absorbed to the sidewalls of the dielectric material 110 or volatile byproducts may also be removed (e.g., purged) from the reaction chamber through the outlets.
The temperature and pressure conditions within the apparatus may be adjusted to conduct the one or more dielectric material 110 removal acts and the protective material 115 formation acts. By adjusting the temperature and pressure conditions, the etch composition may be transported into the HAR openings 105 at a sufficient concentration to etch the dielectric material 110 and form the protective material 115. The dielectric material 110 removal acts and the protective material 115 formation acts may be conducted in the same reaction chamber or in different reaction chambers. If the dielectric material 110 removal acts and the protective material 115 formation acts are conducted in one reaction chamber, the etch gas, additive gas, and protective material precursor may be separately or simultaneously introduced into the reaction chamber containing the semiconductor structure 100, with purge acts conducted as needed. Alternatively, the removal acts of the dielectric material 110 may occur in a first reaction chamber of the apparatus and the protective material formation acts may occur in a second reaction chamber of the apparatus. If the apparatus includes multiple reaction chambers, the etch gas of the etch composition may be introduced into the first reaction chamber containing the semiconductor structure 100 and the protective material precursor of the etch composition may be introduced into the second reaction chamber containing the semiconductor structure 100, with the additive gas introduced with either or both of the etch gas and protective material precursor. The semiconductor structure 100 may be transferred between the first and second reaction chambers of the apparatus by conventional structures, which are not described in detail herein. If multiple reaction chambers are used, the semiconductor structure 100 may be transferred between the reaction chambers without breaking vacuum.
The chiller may be configured to maintain the electrostatic chuck at the desired temperature (less than about 0° C.), such as between about −100° C. and about −40° C. By way of example only, the chiller may utilize liquid nitrogen to maintain the desired temperature of the electrostatic chuck. The chiller may be operatively coupled to a bottom electrode of the electrostatic chuck to cool the electrostatic chuck to the desired temperature. If the apparatus includes multiple reaction chambers, each of the reaction chambers may be maintained at less than about 0° C.
The pressure at which the dielectric material 110 removal acts and the protective material 115 formation acts are conducted may also be controlled, such as between about 1 mTorr and about 10 Torr, between about 10 mTorr and about 10 Torr, between about 10 mTorr and about 1 Torr, between about 20 mTorr and about 1 Torr, between about 1 mTorr and about 100 mTorr, or between about 20 mTorr and about 50 mTorr. The pressure within the reaction chamber may be maintained at a single value within the above ranges or may be adjusted to different values within the above ranges during the formation of the HAR openings 105 and the protective material 115. By way of example only, the pressure may be increased or decreased between the dielectric material 110 removal acts and the protective material 115 formation acts. The dielectric material 110 removal acts may be conducted at a pressure between about 1 mTorr and about 10 Torr and the protective material 115 formation acts may be conducted at a pressure between about 20 mTorr and about 1 Torr.
The plasma conditions (e.g., RF bias power levels and exposure times) may be selected and generated in the apparatus by conventional techniques. The plasma may be present during both the dielectric material 110 removal acts and the protective material 115 formation acts. The semiconductor structure 100 may be exposed to the plasma of the etch composition to etch the dielectric material 110 to the final depth d1 or the initial depth d2 and to form the protective material 115 on the sidewalls of the dielectric material 110. Alternatively, the plasma may be present only during the dielectric material 110 removal acts. The semiconductor structure 100 may be exposed to the plasma of the etch composition to etch the dielectric material 110 to the final depth d1 or the initial depth d2, and then the plasma may be turned off. The protective material 115 may then be formed on the sidewalls of the dielectric material in the absence of the plasma.
The patterned hardmask 120 may be removed, as shown in
Accordingly, a method of forming HAR features is disclosed. The method comprises forming openings to a first depth in a stack of dielectric materials at a temperature of less than about 0° C. A protective material is formed on sidewalls of the stack exposed to the first depth at a temperature of less than about 0° C. The openings are extended to a second depth and another protective material is formed on sidewalls of the stack exposed to the second depth at a temperature of less than about 0° C. The openings are extended to a final depth comprising an aspect ratio of at least about 30:1 and an additional protective material is formed on sidewalls of the stack exposed to the final depth at a temperature of less than about 0° C. Features are formed in the openings.
Accordingly, a semiconductor device is disclosed and comprises a dielectric material stack comprising at least about eighty tiers of alternating dielectric materials. The dielectric material stack has substantially vertical sidewalls and at least one feature within the dielectric material stack, the at least one feature comprising an aspect ratio of at least about 30:1.
It was surprising that that the protective material precursor formed the protective material 115 at low temperatures, such as between about −100° C. and less than about 0° C. While passivation materials have conventionally been formed on sidewalls of dielectric materials, the conventional passivation materials are formed at significantly higher temperatures, such as above about 20° C. Precursors of such passivation materials are not sufficiently reactive at the temperature (less than about 0° C., such as between about −100° C. and less than about 0° C.) used in embodiments of the disclosure to form the protective material on the sidewalls of dielectric materials. It was also surprising that the protective material precursor used in embodiments of the disclosure did not etch the dielectric material at the process temperature. Some of the protective material precursors, such as SF6, are known to etch silicon oxide, silicon nitride, and polysilicon at a high rate. Therefore, it was surprising and unexpected that the protective material precursor formed the protective material 115 at between about −100° C. and less than about 0° C., rather than etching the dielectric material.
While certain illustrative embodiments have been described in connection with the figures, those of ordinary skill in the art will recognize and appreciate that embodiments encompassed by the disclosure are not limited to those embodiments explicitly shown and described herein. Rather, many additions, deletions, and modifications to the embodiments described herein may be made without departing from the scope of embodiments encompassed by the disclosure, such as those hereinafter claimed, including legal equivalents. In addition, features from one disclosed embodiment may be combined with features of another disclosed embodiment while still being encompassed within the scope of the disclosure.
Sandhu, Gurtej S., Smythe, John A., Tokashiki, Ken
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
10903109, | Dec 29 2017 | Micron Technology, Inc. | Methods of forming high aspect ratio openings and methods of forming high aspect ratio features |
11417565, | Dec 29 2017 | Micron Technology, Inc. | Methods of forming high aspect ratio openings and methods of forming high aspect ratio features |
5843847, | Apr 29 1996 | Applied Materials, Inc | Method for etching dielectric layers with high selectivity and low microloading |
6261962, | Aug 01 1996 | SUMITOMO PRECISION PRODUCTS CO LTD | Method of surface treatment of semiconductor substrates |
9378971, | Dec 04 2014 | Lam Research Corporation | Technique to deposit sidewall passivation for high aspect ratio cylinder etch |
9384998, | Dec 04 2014 | Lam Research Corporation | Technique to deposit sidewall passivation for high aspect ratio cylinder etch |
9543148, | Sep 01 2015 | Lam Research Corporation | Mask shrink layer for high aspect ratio dielectric etch |
9735232, | Sep 18 2013 | TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD. | Method for manufacturing a semiconductor structure having a trench with high aspect ratio |
20010028922, | |||
20070032054, | |||
20070049037, | |||
20070152306, | |||
20080044960, | |||
20080293251, | |||
20100001378, | |||
20110121427, | |||
20110207323, | |||
20120225554, | |||
20120270404, | |||
20140151894, | |||
20140162453, | |||
20150371869, | |||
20160163558, | |||
20170011987, | |||
20170076945, | |||
20170170026, | |||
20170178920, | |||
20170365487, | |||
TW201010012, | |||
TW201011863, | |||
TW201501201, | |||
TW201546876, | |||
TW201636459, | |||
TW201715609, | |||
TW201724254, | |||
TW201735256, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 23 2023 | Micron Technology, Inc | Lodestar Licensing Group LLC | CONFIRMATORY LICENSE SEE DOCUMENT FOR DETAILS | 065755 | /0627 |
Date | Maintenance Fee Events |
Jul 07 2022 | BIG: Entity status set to Undiscounted (note the period is included in the code). |
Date | Maintenance Schedule |
Dec 26 2026 | 4 years fee payment window open |
Jun 26 2027 | 6 months grace period start (w surcharge) |
Dec 26 2027 | patent expiry (for year 4) |
Dec 26 2029 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 26 2030 | 8 years fee payment window open |
Jun 26 2031 | 6 months grace period start (w surcharge) |
Dec 26 2031 | patent expiry (for year 8) |
Dec 26 2033 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 26 2034 | 12 years fee payment window open |
Jun 26 2035 | 6 months grace period start (w surcharge) |
Dec 26 2035 | patent expiry (for year 12) |
Dec 26 2037 | 2 years to revive unintentionally abandoned end. (for year 12) |