Disclosed is a method of forming a support structure for supporting multiple dice and resulting structure. The support structure has a cavity with an upper die support surface, sidewalls providing the upper die support surface, and a lower die support bottom surface connected with the sidewalls. The support structure can be formed of a plurality of layers. A first semiconductor die is secured on the lower die support surface and a second semiconductor die is secured to the upper die support surface. An aperture can be formed from the structure bottom surface to the cavity to facilitate electrical connections between the first die and electrical contact areas on the support structure. An encapsulating material is formed around the dice, the electrical connections, and the vacant cavity space to form a packaged semiconductor device.
|
21. A semiconductor assembly comprising:
a semiconductor support structure wherein said structure has a cavity, said cavity being defined by an upper die support surface which has an opening therein and a lower die support surface having an aperture therein, said aperture having a smaller perimeter than said cavity, and said cavity extending from said opening to said lower die support surface; at least one semiconductor die secured, within said cavity, to a top surface of said lower die support surface; and at least one semiconductor die secured to only an upper surface of said upper die support surface.
8. A semiconductor assembly comprising:
a die support structure wherein said support structure has a cavity, said cavity being defined by, an upper die support surface which has an opening therein; a lower die support surface having an aperture therein, said aperture having a smaller perimeter than said cavity, said cavity extending from said opening to said lower die support surface; at least one first semiconductor die secured, within said cavity, to a top surface of said lower die support surface; and at least one second semiconductor die secured above said at least one first semiconductor die and secured only to said upper die support structure.
25. A semiconductor assembly comprising:
a die support structure wherein said structure has a cavity, said cavity being defined by an upper die support surface which has an opening therein and a lower die support surface having an aperture therein, said aperture having a smaller perimeter than said cavity, and said cavity extending from said opening to said lower die support surface; at least one board-on-chip secured, within said cavity, to a top surface of said lower die support surface, said board-on-chip electrically coupled to said support structure; and at least one flip chip secured to only a top surface of said upper die support surface, said flip chip electrically coupled to said support structure.
1. A die support structure comprising:
a bottom and sidewalls extending from said bottom, said bottom and sidewalls defining a cavity, said bottom having an aperture therein, said aperture having a smaller perimeter than said cavity, said sidewalls defining an upper die support surface which has an opening therein, said bottom defining a lower die support surface, and said cavity extending from the opening to said lower die support surface, wherein, a top surface of said upper support surface is adapted to support at least one first die; a top surface of said lower die support surface is adapted to support at least one second die within said cavity; and wherein said first die is secured to only said top surface of said upper support surface.
19. A semiconductor assembly comprising:
a die support structure wherein said support structure has a bottom and sidewalls extending from said bottom, said bottom and sidewalls defining a cavity, said bottom having an aperture therein, said aperture having a smaller perimeter than said cavity, said sidewalls defining an upper die support surface which has an opening therein and said bottom defining a lower die support surface, said cavity extending from the opening to said lower die support surface, each of said upper and lower die support surfaces being adapted to support at least one die; at least one semiconductor die secured, within said cavity, to an upper surface of said lower die support surface; and at least one semiconductor die secured to only said sidewalls.
24. A semiconductor assembly comprising:
a die support structure wherein said structure has a cavity, said cavity being defined by an upper die support surface which has an opening therein and a lower die support surface having an aperture therein, said aperture having a smaller perimeter than said cavity, and said cavity extending from said opening to said lower die support surface; at least one semiconductor die secured, within said cavity, to a top surface of said lower die support surface, said die electrically coupled to said structure; at least one semiconductor die secured to only a top surface of said upper die support structure, said die electrically coupled to said structure; and at least a portion of said semiconductor assembly is encapsulated with encapsulation material.
20. A semiconductor assembly comprising:
a die support structure wherein said support structure has a cavity, said cavity being defined by an upper die support surface which has an opening therein and a lower die support surface wherein said cavity extends from the opening to said lower die support surface said lower support surface having an aperture therein, said aperture having a smaller perimeter than said cavity; at least one first semiconductor die secured, within said cavity, to a top surface of said lower die support surface; at least one second semiconductor die secured above said at least one first semiconductor die and secured to only said upper die support surface; at least one electrical connection between said at least one semiconductor die and said support structure; and at least a portion of said semiconductor assembly encapsulated with encapsulation material.
2. The die support structure of
3. The die support structure of
4. The die support structure of
5. The die support structure of
6. The die support structure of
7. The die support structure of
9. The semiconductor assembly of
10. The semiconductor assembly of
11. The semiconductor assembly of
12. The semiconductor assembly of
13. The semiconductor assembly of
14. The semiconductor assembly of
15. The semiconductor assembly of
16. The semiconductor assembly of
17. The semiconductor assembly of
18. The semiconductor assembly of
22. The semiconductor assembly of
23. The semiconductor assembly of
|
This application is a continuation of application Ser. No. 09/803,045, filed Mar. 12, 2001, now U.S. Pat. No. 6,469,376 the subject matter of which is incorporated by reference herein.
The invention relates to a method of forming a packaged semiconductor device and the resulting structure.
In some types of semiconductor die packaging a die is secured to the surface of a die support structure. Electrical connections are made between the die and the support structure. The die, electrical connections, and at least a part of the support structure are covered with an encapsulating material to form a semiconductor package. Leads extend from the package for electrical connection to any external circuit. The package is generally secured to a printed circuit board or other mounting substrate when in use. One method of reducing the thickness of a conventional semiconductor device package is to use a thin die support structure. A thin support structure is generally about 50 microns to 75 microns thick while a conventional support structure is typically about 200 microns thick. However, a thin support structure is typically about 100% more expensive than a conventional thicker structure and thus increases the cost of packaged semiconductor devices. Another disadvantage of a thin support structure is that during fabrication the thin structure flexes and/or bows more than a thicker structure. This bowing or flexing can weaken the strength of the die's attachment to the structure as well as damage fragile electrical contacts between the die and support structure.
Yet another disadvantage of a thin support structure is its limited ability to secure and support multiple dice on a single support structure. One method of constructing multiple die assemblies on a conventional support structure is to stack dice vertically. U.S. Pat. No. 5,994,166 issued Nov. 30, 1999, to Salman Akram and Jerry M. Brooks discloses a semiconductor package with two die vertically stacked on opposing sides of a substrate. However, if multiple semiconductor dice are vertically stacked on a substrate the height of the packaged semiconductor devices increases. If on the other hand, multiple semiconductor dice are mounted horizontally side by side on a support structure, both the thickness and area of the support structure must be increased to support the multiple dice which results in larger packaged semiconductor devices. Thus, conventional techniques for securing multiple dice to a single support structure increase the dimensions of packaged semiconductor devices. It would be advantageous to have a semiconductor support structure that can secure and support multiple semiconductor dice which will results in a smaller dimensions semiconductor packages than conventional techniques while reducing the cost of the die support structure.
The invention provides a packaged semiconductor structure in which multiple semiconductor dice are secured to a common support structure. In an exemplary embodiment, a multi-layered support structure is formed. The support structure has a central cavity with an open surface at the top and a die support bottom surface. An aperture with a perimeter smaller than that of the central cavity is formed from the bottom exterior of the support structure to the central cavity. A first semiconductor die is supported and secured to the cavity bottom surface. The first die is electrically connected to the bottom surface of the support structure by electrical connections, e.g., wire bonds, which extend from the die through the aperture to electrical contact areas on the bottom exterior surface of the support structure. A second semiconductor die is secured on the top surface of the support structure and electrical connections are made between the second die and electrical contact areas on the bottom exterior surface of the support structure. The dice, electrical connections and structure cavity are encapsulated with encapsulating material to form a packaged semiconductor assembly.
These and other advantages and features of the invention will be more readily understood from the following detailed description of the invention which is provided in connection with the accompanying drawings.
The invention will be described as set forth in the exemplary embodiments illustrated in
It is to be understood that the illustration of a five-layer structure 100 is exemplary and that the support structure 100 could be constructed with less than or more than five layers. The support structure 100 is fabricated by securing the five layers 30-34 to each other using techniques well known in the art, for example, with adhesives. The total structure thickness and number of layers is based on the thickness of a die which will be mounted within cavity 42 and the required spacing for various electrical contacts. The support structure 100 can be of any dimension (height, length, or width) suitable for mounting semiconductor dice. An exemplary thickness T for support structure 100 is about 500 microns or less and an exemplary depth D of cavity 42 is 400 microns or less. It is to be understood that each layer as shown in
One technique for fabrication of the support structure 100 is described below. Central layer 32 is formed of film of about 200 microns thickness, but larger and smaller thickness are possible. Central layer 32 can also be made of multiple layers, such as a multi-layer laminates. The other layers 30-31, 33-34 thickness can be sized based on the dimensions of the die 60 (
One advantage of using a conventional layer thickness of, for example, 200 microns for central layer 32 is that such a conventional layer thickness is commonly available at a lower cost than a thinner material layer. In an exemplary embodiment, the layers 30-34 contain interior electrical paths 90 through the various layers and providing electrical paths 90 for the semiconductor dice 60, 80 (
An open cavity 42 is formed by layers 30-34 which define a cavity perimeter 35 and a bottom surface 40. The cavity 42 can be any suitable shape. An aperture 50 is shown formed in the fifth layer 30, i.e., which extends from bottom surface 37 to the cavity 42. The aperture 50 has an aperture perimeter 36 which is smaller than the cavity perimeter 35 to provide a mounting surface for die 60. The cavity 42 and aperture 50 can be formed using techniques well known in the art, such as milling. Alternatively preformed layers having holes therein can be stacked to form the support structure 100, having cavity 42 and aperture 50. It is to be understood that the cavity depth D could be varied without limiting the scope of the invention. The cavity depth D is sized based on the thickness of the semiconductor die 60 (
After support structure 100 is fabricated as shown in
After semiconductor 60 is electrically connected to the support structure 100, a second semiconductor die 80 (
Having thus described in detail the exemplary embodiments of the invention, it is to be understood that the invention defined by the appended claims is not to be limited by particular details set forth in the above description as many apparent variations thereof are possible without departing from the spirit or scope of the invention. Accordingly, the above description and accompanying drawings are only illustrative of exemplary embodiments which can achieve the features and advantages of the invention. It is not intended that the invention be limited to the embodiments shown and described in detail herein. The invention is only limited by the scope of the following claims.
Patent | Priority | Assignee | Title |
11688612, | Sep 23 2009 | STATS ChipPAC Pte Ltd. | Semiconductor device and method of forming interposer with opening to contain semiconductor die |
11721657, | Jun 14 2019 | STMicroelectronics Pte Ltd | Wafer level chip scale package having varying thicknesses |
7242101, | Jul 19 2004 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Integrated circuit die with pedestal |
7786593, | Jul 19 2004 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Integrated circuit die with pedestal |
9048306, | Sep 23 2009 | JCET SEMICONDUCTOR SHAOXING CO , LTD | Semiconductor device and method of forming open cavity in TSV interposer to contain semiconductor die in WLCSMP |
9263332, | Sep 23 2009 | JCET SEMICONDUCTOR SHAOXING CO , LTD | Semiconductor device and method of forming open cavity in TSV interposer to contain semiconductor die in WLCSMP |
9875911, | Sep 23 2009 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Semiconductor device and method of forming interposer with opening to contain semiconductor die |
Patent | Priority | Assignee | Title |
5444296, | Nov 22 1993 | Sun Microsystems, Inc. | Ball grid array packages for high speed applications |
5652463, | May 26 1995 | INTERCONNECT SYSTEMS, INC | Transfer modlded electronic package having a passage means |
5674785, | Nov 27 1995 | Round Rock Research, LLC | Method of producing a single piece package for semiconductor die |
5796165, | Mar 19 1996 | COLLABO INNOVATIONS, INC | High-frequency integrated circuit device having a multilayer structure |
5808878, | Mar 16 1995 | Kabushiki Kaisha Toshiba | Circuit substrate shielding device |
5952611, | Dec 19 1997 | Texas Instruments Incorporated | Flexible pin location integrated circuit package |
5956233, | Dec 19 1997 | Texas Instruments Incorporated | High density single inline memory module |
5963429, | Aug 20 1997 | Intermedics Inc | Printed circuit substrate with cavities for encapsulating integrated circuits |
5973403, | Nov 20 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Device and method for stacking wire-bonded integrated circuit dice on flip-chip bonded integrated circuit dice |
5994166, | Mar 10 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of constructing stacked packages |
6013948, | Nov 27 1995 | Round Rock Research, LLC | Stackable chip scale semiconductor package with mating contacts on opposed surfaces |
6020629, | Jun 05 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked semiconductor package and method of fabrication |
6091138, | Feb 27 1998 | MONTEREY RESEARCH, LLC | Multi-chip packaging using bump technology |
6157080, | Nov 06 1997 | Sharp Kabushiki Kaisha | Semiconductor device using a chip scale package |
6181002, | Dec 22 1998 | KATANA SILICON TECHNOLOGIES LLC | Semiconductor device having a plurality of semiconductor chips |
6181008, | Nov 12 1998 | Sarnoff Corporation | Integrated circuit power supply |
6219254, | Apr 05 1999 | Northrop Grumman Systems Corporation | Chip-to-board connection assembly and method therefor |
6262488, | Jun 24 1987 | Hitachi Ltd.; Hitachi Tobu Semiconductor, Ltd.; Akita Electronics, Co., Ltd., | Semiconductor memory module having double-sided memory chip layout |
6265771, | Jan 27 1999 | GLOBALFOUNDRIES Inc | Dual chip with heat sink |
6316727, | Oct 07 1999 | United Microelectronics Corp | Multi-chip semiconductor package |
6365963, | Sep 02 1999 | NEC Electronics Corporation | Stacked-chip semiconductor device |
6407456, | Feb 20 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Multi-chip device utilizing a flip chip and wire bond assembly |
6469376, | Mar 09 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Die support structure |
20010015485, | |||
20020074668, | |||
20020079567, | |||
EP729183, | |||
WO9737374, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 20 2002 | Micron Technology | (assignment on the face of the patent) | / | |||
Aug 13 2004 | INNOPHOS, INC | BEAR STEARNS CORPORATE LENDING INC , AS ADMINISTRATIVE AGENT | SECURITY AGREEMENT | 015251 | /0151 | |
Aug 27 2010 | WELLS FARGO BANK, AS SUCCESSOR-BY-MERGER TO WACHOVIA BANK, NATIONAL ASSOCIATION, IN ITS CAPACITY AS AGENT | INNOPHOS, INC | RELEASE OF SECURITY INTEREST IN PATENTS | 025066 | /0911 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038669 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 043079 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 038954 | /0001 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 047243 | /0001 | |
Jul 03 2018 | MICRON SEMICONDUCTOR PRODUCTS, INC | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 03 2018 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | MICRON SEMICONDUCTOR PRODUCTS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050937 | /0001 |
Date | Maintenance Fee Events |
Feb 28 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 17 2008 | ASPN: Payor Number Assigned. |
Mar 01 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 16 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Sep 28 2007 | 4 years fee payment window open |
Mar 28 2008 | 6 months grace period start (w surcharge) |
Sep 28 2008 | patent expiry (for year 4) |
Sep 28 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 28 2011 | 8 years fee payment window open |
Mar 28 2012 | 6 months grace period start (w surcharge) |
Sep 28 2012 | patent expiry (for year 8) |
Sep 28 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 28 2015 | 12 years fee payment window open |
Mar 28 2016 | 6 months grace period start (w surcharge) |
Sep 28 2016 | patent expiry (for year 12) |
Sep 28 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |