A string of memory cells with a charge trapping structure is read, by selecting part of a memory cell selected by a word line. Part of the memory cell is selected by turning on one of the pass transistors on either side of the string of memory cells. The charge storage state of the selected part is determined by measuring current in a bit line tied to both pass transistors.
|
1. A nonvolatile memory, comprising:
a memory array including a plurality of columns, each column of the plurality of columns including a plurality of memory cells arranged in a series having a first end and a second end, each memory cell including:
a substrate region including source and drain regions;
a bottom dielectric coupled to the substrate region;
a charge trapping structure coupled to the bottom dielectric having parts corresponding to the source and drain regions, each of the parts having a charge storage state; and
a top dielectric coupled to the charge trapping structure; and
a first pass transistor coupled to the first end of the series;
a second pass transistor coupled to the second end of the series;
a bit line coupled to the first pass transistor and the second pass transistor; and
a plurality of word lines coupled to the top dielectrics of the plurality of memory cells, each word line of the plurality of word lines acting as a gate for memory cells coupled to said each word line; and
logic coupled to the plurality of memory cells, said logic turning on one of the first pass transistor and the second pass transistor to permit electrical coupling of the bit line to the source region or the drain region of a memory cell of the plurality of memory cells, thereby selecting part of the charge trapping structure corresponding to the source region or the drain region, and said logic applying a first bias arrangement to determine a charge storage state of the selected part of the charge trapping structure.
19. A method of manufacturing a nonvolatile memory integrated circuit, comprising:
providing a semiconductor substrate;
providing a plurality of memory cells on the substrate arranged in a series having a first end and a second end, each memory cell including:
a substrate region in the semiconductor substrate including source and drain regions;
a bottom dielectric coupled to the substrate region;
a charge trapping structure coupled to the bottom dielectric having parts corresponding to the source and drain regions, each of the parts having a charge storage state; and
a top dielectric coupled to the charge trapping structure; and
providing a first pass transistor coupled to the first end of the series;
providing a second pass transistor coupled to the second end of the series;
providing a bit line coupled to the first pass transistor and the second pass transistor; and
providing a plurality of word lines coupled to the top dielectrics of the plurality of memory cells, each word line of the plurality of word lines acting as a gate for memory cells coupled to said each word line; and
providing logic coupled to the plurality of memory cells, said logic turning on one of the first pass transistor and the second pass transistor to permit electrical coupling of the bit line to the source region or the drain region of a memory cell of the plurality of memory cells, thereby selecting part of the charge trapping structure corresponding to the source region or the drain region, and said logic applying a first bias arrangement to determine a charge storage state of the selected part of the charge trapping structure.
2. The integrated circuit of
3. The integrated circuit of
4. The integrated circuit of
5. The integrated circuit of
6. The integrated circuit of
7. The integrated circuit of
8. The integrated circuit of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure.
9. The integrated circuit of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure via hand-to-band hot hole tunneling; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure via Fowler-Nordheim tunneling.
10. The integrated circuit of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure via band-to-band hot hole tunneling; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure via channel hot electron injection current.
11. The integrated circuit of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure via band-to-band hot hole tunneling; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure via channel initiated secondary electron injection current.
12. The integrated circuit of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure via band-to-band hot hole tunneling; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure via electron movement between the charge trapping structure and the substrate region.
13. The integrated circuit of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure via band-to-band hot hole tunneling; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure via electron movement between the charge trapping structure and the gate.
14. The integrated circuit of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure,
wherein said first bias arrangement measures current of about 100 nA for the charge storage state adjusted by one of the second bias arrangement and the third bias arrangement, and about 1 nA for the charge storage state adjusted by the other of the second bias arrangement and the third bias arrangement.
15. The integrated circuit of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure,
wherein said first bias arrangement measures current at least about 10 times greater for the charge storage state adjusted by one of the second bias arrangement and the third bias arrangement than for the charge storage state adjusted by the other of the second bias arrangement and the third bias arrangement.
16. The integrated circuit of
17. The integrated circuit of
18. The integrated circuit of
20. The manufacturing method of
21. The manufacturing method of
22. The manufacturing method of
23. The manufacturing method of
24. The manufacturing method of
25. The manufacturing method of
26. The manufacturing method of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure.
27. The manufacturing method of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure via band-to-band hot hole tunneling; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure via Fowler-Nordheim tunneling.
28. The manufacturing method of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure via band-to-band hot hole tunneling; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure via channel hot electron injection current.
29. The manufacturing method of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure via band-to-band hot hole tunneling; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure via channel initiated secondary electron injection current.
30. The manufacturing method of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure via band-to-band hot hole tunneling; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure via electron movement between the charge trapping structure and the substrate region.
31. The manufacturing method of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure via band-to-band hot hole tunneling; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure via electron movement between the charge trapping structure and the gate.
32. The manufacturing method of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure,
wherein said first bias arrangement measures current of about 100 nA for the charge storage state adjusted by one of the second bias arrangement and the third bias arrangement, and about 1 nA for the charge storage state adjusted by the other of the second bias arrangement and the third bias arrangement.
33. The manufacturing method of
applying a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure; and
applying a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure,
wherein said first bias arrangement measures current at least about 10 times greater for the charge storage state adjusted by one of the second bias arrangement and the third bias arrangement than for the charge storage state adjusted by the other of the second bias arrangement and the third bias arrangement.
34. The manufacturing method of
35. The manufacturing method of
36. The manufacturing method of
|
The present application claims priority to U.S. Provisional Application 60/608,455 filed 9 Sep. 2004. The present application also claims priority to U.S. Provisional Application No. 60/608,528 filed 9 Sep. 2004.
1. Field of the Invention
The present invention relates to electrically programmable and erasable non-volatile memory, and more particularly to charge trapping memory with a bias arrangement that reads the contents of different positions in the charge trapping structure of the memory cell with great sensitivity.
2. Description of Related Art
Electrically programmable and erasable non-volatile memory technologies based on charge storage structures known as EEPROM and flash memory are used in a variety of modern applications. A number of memory cell structures are used for EEPROM and flash memory. As the dimensions of integrated circuits shrink, greater interest is arising for memory cell structures based on charge trapping dielectric layers, because of the scalability and simplicity of the manufacturing processes. Memory cell structures based on charge trapping dielectric layers include structures known by the industry name PHINES, for example. These memory cell structures store data by trapping charge in a charge trapping dielectric layer, such as silicon nitride. As negative charge is trapped, the threshold voltage of the memory cell increases. The threshold voltage of the memory cell is reduced by removing negative charge from the charge trapping layer.
Conventional memory cell structures rely on the reverse read operation to determine the contents of the memory structure. However, the reverse read technique effectively couples together multiple locations of the charge trapping structure, even when only portion of the charge trapping structure contains data of interest. This dependence constrains the difficulty of using the charge trapping structure as nonvolatile memory, by narrowing the sensing window of currents measured from the reverse read technique. Less data are stored in the charge trapping structure than otherwise possible.
Thus, a need exists for a charge trapping memory cell that can be read without suffering substantial coupling between multiple locations of the charge trapping structure, even when only a portion of the charge trapping structure contains data of interest.
A method of operating a memory cell, an architecture for an integrated circuit including such a memory cell, and a method of manufacturing such memory, are provided.
A nonvolatile memory according to the described technology comprises memory cells arranged in a series having a first end and a second end, a first pass transistor coupled to the first end of the series, a second pass transistor coupled to the second end of the series, a bit line coupled to the first pass transistor and the second pass transistor, word lines coupled to the gates of the memory cells, and logic coupled to the memory cells. Each memory cell includes a substrate region including source and drain regions, a bottom dielectric coupled to the substrate region, a charge trapping structure coupled to the bottom dielectric having parts corresponding to the source and drain regions, a top dielectric coupled to the charge trapping structure, and a gate coupled to the top dielectric. Each of the parts of the charge trapping structure has a charge storage state, which stores one bit or multiple bits, depending on the application and design of the memory cell. The logic turns on one of the first pass transistor and the second pass transistor to permit electrical coupling of the bit line to the source region or the drain region of a memory cell. This selects part of the charge trapping structure corresponding to the source region or the drain region. For example, if a source region of a selected memory cell is closer to the first end of the series than the drain region of the selected memory cell, then turning on the first pass transistor coupled to the first end of the series selects the part of the charge trapping structure of the selected memory cell which corresponds to the source region. In another example, if a drain region of a selected memory cell is closer to the first end of the series than the source region of the selected memory cell, then turning on the first pass transistor coupled to the first end of the series selects the part of the charge trapping structure of the selected memory cell which corresponds to the drain region.
The voltage difference between the gate and one of the source region or the drain region creates an electric field which causes band bending in one of the source region or the drain region. The degree of band bending is affected by the charge storage state of the part of the charge trapping structure corresponding to one of the source region or the drain region, resulting in a band-to-band tunneling current in one of the source region or the drain region that varies with the charge storage state. In some embodiments, the bias arrangement applies a reverse bias voltage difference between the substrate region and one of the source region or the drain region, and floats the other of the source region or the drain region. Such a bias arrangement results in the avoidance of substantial coupling between the part of the charge trapping structure corresponding to the source region and the part of the charge trapping structure corresponding to the drain region. A current measurement that determines the charge storage state of the charge trapping structure corresponding to the source region is substantially independent of the charge storage state of the charge trapping structure corresponding to the drain region, and vice versa.
In some embodiments, the bias arrangement causes a first voltage difference between the gate and the one of the source region or the drain region, and a second voltage difference between the substrate region and the one of the source and drain regions. The first voltage difference and the second voltage difference cause sufficient band-to-band tunneling current for the measuring. However, the first voltage difference and the second voltage differences fail to change the charge storage state. Thus, the read operation is not destructive of the data stored in the charge trapping structure. In some embodiments the first voltage difference is at least about 5 V between the gate and the one of the source region or the drain region, and the second voltage difference less than about 2 V between the substrate region and the one of the source region or the drain region.
In some embodiments, the substrate region is a well in a semiconductor substrate. In other embodiments, the substrate region is simply the semiconductor substrate.
In some embodiments, the logic applies a second bias arrangement to adjust the charge storage state by increasing a net positive charge in the charge trapping structure, and applies a third bias arrangement to adjust the charge storage state by increasing a net negative charge in the charge trapping structure. Net positive charge is increased in the charge trapping structure via current mechanisms such as band-to-band hot hole tunneling. Net negative charge is increased in the charge trapping structure via current mechanisms such as electron tunneling, Fowler-Nordheim tunneling, channel hot electron injection current, and channel initiated secondary electron injection current. In some embodiments, the measured current is at least about 10 times greater for the charge storage state adjusted by one of the second bias arrangement and the third bias arrangement than said measured current for the charge storage state adjusted by the other of the second bias arrangement and the third bias arrangement, for example about 100 nA for one measurement and about 1 nA for the other measurement.
Other embodiments of the technology described above include a method for selecting a memory cell, and a method of manufacturing nonvolatile memory according to the described technology.
Other aspects and advantages of the technology presented herein can be understood with reference to the figures, the detailed description and the claims, which follow.
The memory cell for PHINES-like cells has, for example, a bottom oxide with a thickness ranging from 2 nanometers to 10 nanometers, a charge trapping layer with a thickness ranging from 2 nanometers to 10 nanometers, and a top oxide with a thickness ranging from 2 nanometers to 15 nanometers.
In some embodiments, the gate comprises a material having a work function greater than the intrinsic work function of n-type silicon, or greater than about 4.1 eV, and preferably greater than about 4.25 eV, including for example greater than about 5 eV. Representative gate materials include p-type poly, TiN, Pt, and other high work function metals and materials. Other materials having a relatively high work function suitable for embodiments of the technology include metals including but not limited to Ru, Ir, Ni, and Co, metal alloys including but not limited to Ru—Ti and Ni-T, metal nitrides, and metal oxides including but not limited to RuO2. High work function gate materials result in higher injection barriers for electron tunneling than that of the typical n-type polysilicon gate. The injection barrier for n-type polysilicon gates with silicon dioxide as the top dielectric is around 3.15 eV. Thus, embodiments of the present technology use materials for the gate and for the top dielectric having an injection barrier higher than about 3.15 eV, such as higher than about 3.4 eV, and preferably higher than about 4 eV. For p-type polysilicon gates with silicon dioxide top dielectrics, the injection barrier is about 4.25 eV, and the resulting threshold of a converged cell is reduced about 2 volts relative to a cell having an n-type polysilicon gate with a silicon dioxide top dielectric.
In the diagram of
In the bias arrangement of
In this bias arrangements of
The voltage of the gate 110 controls the voltage of the portion of the substrate 170 by the bottom dielectric structure 140 (bottom oxide). In turn, the voltage of the portion of the substrate 170 by the bottom dielectric structure 140 (bottom oxide) controls the degree of band bending between the bottom dielectric structure 140 (bottom oxide), and either the n+ doped source 150 (
As mentioned above, the drain side of the charge trapping structure 130 is programmed and occupied by holes, whereas the source side of the charge trapping structure 130 is erased and occupied by fewer holes than the drain side of the charge trapping structure 130. As a result, in accordance with Gauss's Law, when −10 V is applied to the gate 110, the bottom dielectric structure 140 (bottom oxide) is biased more negatively on the source side than on the drain side. Thus, more current flows between the source 150 and the substrate 170 in the bias arrangement shown in
The difference in the bias arrangements of
In
In
In
In the graph of
In the graph of
The sensing window shown in
In
In
In
In
In
In
In
In
In
In
In
In
In
While the present invention is disclosed by reference to the technology and examples detailed above, it is to be understood that these examples are intended in an illustrative rather than in a limiting sense. It is contemplated that modifications and combinations will readily occur to those skilled in the art, which modifications and combinations will be within the spirit of the invention and the scope of the following claims.
Patent | Priority | Assignee | Title |
10026487, | Jun 03 2016 | SanDisk Technologies LLC | Non-volatile memory with customized control of injection type of disturb during program verify for improved program performance |
7292478, | Sep 08 2005 | Macronix International Co., Ltd. | Non-volatile memory including charge-trapping layer, and operation and fabrication of the same |
7440328, | Dec 27 2004 | Macronix International Co., Ltd. | Operation methods for a non-volatile memory cell in an array |
7468919, | Dec 30 2006 | SanDisk Technologies LLC | Biasing non-volatile storage based on selected word line |
7468920, | Dec 30 2006 | SanDisk Technologies LLC | Applying adaptive body bias to non-volatile storage |
7525843, | Dec 30 2006 | SanDisk Technologies LLC | Non-volatile storage with adaptive body bias |
7554853, | Dec 30 2006 | SanDisk Technologies LLC | Non-volatile storage with bias based on selective word line |
7583535, | Dec 30 2006 | SanDisk Technologies LLC | Biasing non-volatile storage to compensate for temperature variations |
7583539, | Dec 30 2006 | SanDisk Technologies LLC | Non-volatile storage with bias for temperature compensation |
7684243, | Aug 31 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Reducing read failure in a memory device |
7688612, | Apr 13 2007 | Aplus Flash Technology, Inc. | Bit line structure for a multilevel, dual-sided nonvolatile memory cell array |
7751244, | Dec 30 2006 | SanDisk Technologies LLC | Applying adaptive body bias to non-volatile storage based on number of programming cycles |
7830713, | Mar 14 2007 | Aplus Flash Technology, Inc.; APLUS FLASH TECHNOLOGY, INC | Bit line gate transistor structure for a multilevel, dual-sided nonvolatile memory cell NAND flash array |
7855912, | Feb 26 2007 | Aplus Flash Technology, Inc. | Circuit and method for multiple-level programming, reading, and erasing dual-sided nonvolatile memory cell |
7915666, | May 21 2007 | NEC ELECTRRONICS CORPORATION; Renesas Electronics Corporation | Nonvolatile semiconductor memory devices with charge injection corner |
8000146, | Dec 30 2006 | SanDisk Technologies LLC | Applying different body bias to different substrate portions for non-volatile storage |
8009478, | Oct 05 2009 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Non-volatile memory apparatus and methods |
8059474, | Aug 31 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Reducing read failure in a memory device |
8164957, | Dec 30 2006 | SanDisk Technologies LLC | Reducing energy consumption when applying body bias to substrate having sets of nand strings |
8335108, | Nov 14 2008 | Aplus Flash Technology, Inc.; APLUS FLASH TECHNOLOGY, INC | Bit line gate transistor structure for a multilevel, dual-sided nonvolatile memory cell NAND flash array |
8422300, | Oct 05 2009 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Non-volatile memory apparatus and methods |
8767472, | Oct 05 2009 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Non-volatile memory apparatus and methods |
8891299, | Aug 09 2012 | Taiwan Semiconductor Manufacturing Company, Ltd | MOSFET having memory characteristics |
8891309, | Aug 31 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Reducing read failure in a memory device |
9076683, | Oct 06 2011 | Samsung Electronics Co., Ltd. | Operating method of nonvolatile memory and method of controlling nonvolatile memory |
9466387, | Oct 06 2011 | Samsung Electronics Co., Ltd. | Operating method of nonvolatile memory and method of controlling nonvolatile memory |
9704590, | Oct 06 2011 | Samsung Electronics Co., Ltd. | Operating method of nonvolatile memory and method of controlling nonvolatile memory |
9747992, | Jun 03 2016 | SanDisk Technologies LLC | Non-volatile memory with customized control of injection type of disturb during read operations |
RE46498, | Dec 30 2006 | SanDisk Technologies LLC | Reducing energy consumption when applying body bias to substrate having sets of NAND strings |
RE46749, | Sep 14 2007 | Kioxia Corporation | Method for controlling a non-volatile semiconductor memory device |
RE48244, | Sep 14 2007 | Kioxia Corporation | Non-volatile semiconductor memory device including application of different voltages to memory cells based on their proximity to a selected memory cell |
RE50025, | Sep 14 2007 | Kioxia Corporation | Non-volatile semiconductor memory device including application of different voltages to memory cells based on their proximity to a selected memory cell |
Patent | Priority | Assignee | Title |
4939690, | Dec 28 1987 | Kabushiki Kaisha Toshiba | Electrically erasable programmable read-only memory with NAND cell structure that suppresses memory cell threshold voltage variation |
5365083, | Nov 29 1990 | KAWASAKI MICROELECTRONICS, INC | Semiconductor device of band-to-band tunneling type |
5483484, | Oct 23 1990 | Kabushiki Kaisha Toshiba | Electrically erasable programmable read-only memory with an array of one-transistor memory cells |
5768192, | Jul 23 1996 | MORGAN STANLEY SENIOR FUNDING | Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping |
5814853, | Jan 22 1996 | Cypress Semiconductor Corporation | Sourceless floating gate memory device and method of storing data |
6011725, | Aug 01 1997 | MORGAN STANLEY SENIOR FUNDING | Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
6160286, | Oct 20 1999 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | Method for operation of a flash memory using n+/p-well diode |
6436769, | Oct 08 1998 | Renesas Electronics Corporation | Split gate flash memory with virtual ground array structure and method of fabricating the same |
6510082, | Oct 23 2001 | MUFG UNION BANK, N A | Drain side sensing scheme for virtual ground flash EPROM array with adjacent bit charge and hold |
6639836, | Oct 31 2002 | Powerchip Semiconductor Manufacturing Corporation | Method for reading flash memory with silicon-oxide/nitride/oxide-silicon (SONOS) structure |
6646914, | Mar 12 2002 | MONTEREY RESEARCH, LLC | Flash memory array architecture having staggered metal lines |
6657894, | Mar 29 2002 | Macronix International Co., Ltd, | Apparatus and method for programming virtual ground nonvolatile memory cell array without disturbing adjacent cells |
6670240, | Aug 13 2001 | Halo LSI, Inc. | Twin NAND device structure, array operations and fabrication method |
6690601, | Mar 29 2002 | Macronix International Co., Ltd. | Nonvolatile semiconductor memory cell with electron-trapping erase state and methods for operating the same |
6771543, | Aug 22 2002 | Infineon Technologies LLC | Precharging scheme for reading a memory cell |
6808986, | Aug 30 2002 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method of forming nanocrystals in a memory device |
6826080, | May 24 2002 | Winbond Electronics Corporation | Virtual ground nonvolatile semiconductor memory array architecture and integrated circuit structure therefor |
6873004, | Feb 04 2002 | Winbond Electronics Corporation | Virtual ground single transistor memory cell, memory array incorporating same, and method of operation thereof |
20020167844, | |||
20030032243, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 26 2004 | Macronix International Co., Ltd. | (assignment on the face of the patent) | / | |||
Oct 26 2004 | YEH, CHIH CHIEH | MACRONIX INTERNATIONAL CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015938 | /0127 |
Date | Maintenance Fee Events |
May 10 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 26 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jun 04 2018 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jan 30 2010 | 4 years fee payment window open |
Jul 30 2010 | 6 months grace period start (w surcharge) |
Jan 30 2011 | patent expiry (for year 4) |
Jan 30 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 30 2014 | 8 years fee payment window open |
Jul 30 2014 | 6 months grace period start (w surcharge) |
Jan 30 2015 | patent expiry (for year 8) |
Jan 30 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 30 2018 | 12 years fee payment window open |
Jul 30 2018 | 6 months grace period start (w surcharge) |
Jan 30 2019 | patent expiry (for year 12) |
Jan 30 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |