A split-gate non-volatile memory cell is described, including a substrate, a charge-trapping layer on the substrate, a split gate on the charge-trapping layer, and a source/drain in the substrate beside the split gate. The split gate includes at least one split region directly over the charge-trapping layer, and the charge-trapping layer around the split region serves as a coding region. A NAND non-volatile memory array is also described including the above-mentioned split-gate non-volatile memory cells that are arranged in a NAND-type configuration.
|
1. A split-gate non-volatile memory cell, comprising:
a substrate;
a charge-trapping layer on the substrate;
a split gate as a whole located over the charge-trapping layer, being a part of one word line of a non-volatile memory array including the split-gate non-volatile memory cell; and
a source/drain in the substrate beside the split gate,
wherein the split gate includes at least two neighboring conductive pieces that are shorted with each other and have two opposite edge portions together causing, in operation of the memory cell, a locally stronger electric field such that only one coding region is defined, by the two neighboring conductive pieces, in the charge-trapping layer around the two opposite edge portions.
10. An operating method of a split-gate non-volatile memory cell, wherein
the split-gate non-volatile memory cell comprises:
a substrate;
a charge-trapping layer on the substrate;
a split gate as a whole located over the charge-trapping layer, being a part of one word line of a non-volatile memory array including the split-gate non-volatile memory cell; and
a source/drain in the substrate beside the split gate,
wherein the split gate includes at least two neighboring conductive pieces that are shorted with each other and have two opposite edge portions together causing, in operation of the memory cell, a locally stronger electric field such that only one coding region is defined, by the two neighboring conductive pieces, in the charge-trapping layer around the two opposite edge portions;
and the operating method comprises:
in a programming operation:
applying 0V to the substrate and the source/drain; and
applying a first negative voltage to the split gate, the first negative voltage being sufficiently high for injecting electrons into the coding region; and
in an erasing operation:
applying 0V to the split gate, wherein each conductive piece is at an electric state of 0 v;
floating the source/drain; and
applying a second negative voltage to the substrate, the second negative voltage being sufficiently high for ejecting electrons from the coding region.
2. The split-gate non-volatile memory cell of
3. The split-gate non-volatile memory cell of
4. The split-gate non-volatile memory cell of
5. The split-gate non-volatile memory cell of
6. The split-gate non-volatile memory cell of
7. The split-gate non-volatile memory cell of
8. The split-gate non-volatile memory cell of
9. The split-gate non-volatile memory cell of
|
1. Field of Invention
The present invention relates to a semiconductor device. More particularly, the present invention relates to structures of a split-gate non-volatile memory cell and a split-gate non-volatile memory array, and the methods for operating the same.
2. Description of Related Art
In the family of non-volatile memory devices, various electrically erasable programmable memory (E2PROM/Flash EPROM) devices have been widely used in personal computers and electronic apparatuses since they can be programmed and erased repeatedly, and can retain data even if disconnected from electrical power. A conventional E2PROM/Flash EPROM device has a stacked gate structure consisting of a floating gate for storing carriers and a control gate that is separated from the floating gate by a dielectric layer. For example, U.S. Pat. No. 5,479,368 discloses a flash memory cell structure that has two spacer floating gates under a control gate, and U.S. Pat. No. 5,051,793 discloses another flash memory cell structure that has a spacer floating gate surrounding a control gate.
Recently, however, a new category of E2PROM/Flash EPROM devices utilizing charge-trapping mechanism are provided to avoid the leakage problem of the conventional E2PROM/Flash EPROM devices. A trapping-type E2PROM/Flash EPROM usually includes a composite ONO charge-trapping layer disposed between a substrate and a silicon gate, and is therefore called a “SONOS memory”. For example, U.S. Pat. No. 5,966,603 discloses a SONOS memory that stores two bits per cell (2 bits/cell). The SONOS memory is programmed with channel hot electrons and erased with hot holes, wherein hot electrons or hot holes are injected into two coding regions in the charge-trapping layer near the source/drain of a memory cell. In addition, U.S. Pat. Nos. 5,789,776 and 5,774,400 both disclose a SONOS memory cell structure that has a polysilicon gate connected to an upper metal line.
To operate a SONOS memory, however, relatively high voltages from 15V to 18V are required for injecting carriers into or ejecting carriers from the nitride trapping layer since the energy barrier of the bottom oxide layer is quite high (≈9 eV for electrons). Therefore, the power consumption of the conventional SONOS memory device is high, and the circuit design is difficult. For example, some devices in the periphery circuit have to be specially designed to fit with the high voltages, and more voltage-boosting circuit units may be required to achieve the high voltages starting from a relatively low input voltage. In view of this, lowering the required operating voltages is an important issue in the design of trapping-type E2PROM/Flash EPROM devices.
Accordingly, this invention provides a split-gate non-volatile memory cell that allows low-voltage operations.
This invention also provides a split-gate non-volatile memory array based on the split-gate non-volatile memory cell of this invention.
This invention further provides a word line structure that can be adopted in the non-volatile memory array of this invention. The word line structure allows separate pieces of a split gate to be electrically connected to the same voltage source.
This invention also provides a method for operating a split-gate non-volatile memory cell of this invention.
This invention further provides a method for operating the split-gate non-volatile memory array of this invention.
The split-gate non-volatile memory cell of this invention comprises a substrate, a charge-trapping layer on the substrate, a split gate on the charge-trapping layer, and a source/drain in the substrate beside the split gate. The split gate includes at least one split region directly over the charge-trapping layer that defines a pair of opposite edge portions, and the charge-trapping layer around the split region serves as a coding region.
The split-gate non-volatile memory array of this invention comprises at least the split-gate non-volatile memory cells of this invention, and the accompanying word lines and bit lines for controlling the split-gate non-volatile memory cells. The non-volatile memory array can be a NAND-type, NOR-type or AND-type memory array.
A word line in the split-gate non-volatile memory array of this invention may include a boundary conductor at a boundary of the memory array and a split-gate line crossing the array region that has at least two separate linear conductors. The two linear conductors consists of a first and a second linear conductors separated by a dielectric layer, wherein the second linear conductor is completely or partially covered by the first linear conductor, and is directly connected with the boundary conductor. The first linear conductor and the boundary conductor are also separated by the dielectric layer, but are simultaneously connected with an upper contact. With the boundary conductor directly connected with the second linear conductor, the first and the second linear conductors can be connected to the same voltage source via a contact.
An embodiment of the split-gate non-volatile memory array of this invention is a NAND (NOT AND) non-volatile memory array. The NAND non-volatile memory array includes plural split-gate non-volatile memory cells of this invention on the substrate, word lines, bit lines and source regions. Each memory cell includes a charge-trapping layer and a split gate thereon, and shares a diffusion with an adjacent memory cell in the same row. The split gate includes at least one split region directly over the charge-trapping layer, and the charge-trapping layer around the split region serves as a coding region. In a column of memory cells, the split gate of each memory cell is coupled to the same word line. In a row of memory cells, a diffusion of one terminal memory cell is coupled to a bit line, and a diffusion of the other terminal memory cell is coupled to a source region.
A method for operating a split-gate non-volatile memory cell of this invention is described below. In a programming operation, the split gate is applied with a first negative voltage, and the source/drain and the substrate are applied with 0V. The first negative voltage is sufficiently high for injecting electrons into the coding region via the edge portions of the split gate. In an erasing operation, the substrate is applied with a second negative voltage, the split gate is applied with 0V, and the source/drain is floated. The second negative voltage is sufficiently high for ejecting electrons from the coding region.
A method for operating a NAND non-volatile memory array of this invention is described below. In a programming operation, the selected word line coupled to the selected memory cell is applied with a first negative voltage, the unselected word lines are applied with a first positive voltage to turn on the unselected memory cells. The selected bit line coupled to the selected memory cell, the substrate and the source are applied with 0V. The unselected bit lines are applied with a second negative voltage to inhibit programming of the unselected memory cells that are coupled to the selected word line together with the selected memory cell. The first negative voltage is sufficiently high for injecting electrons into the charge-trapping layer of the select memory cell. In an erasing operation, the substrate are applied with a third negative voltage, the word lines are applied with 0V, and the bit lines and the source are floated. The third negative voltage is sufficiently high for ejecting electrons from the charge-trapping layers of the memory cells.
As mentioned above, a split gate including at least one split region is disposed on the charge-trapping layer in the non-volatile memory cell of this invention. Since a stronger electric field can be established between the p-well and the edge portions of the separate pieces of the split gate, the voltages for programming and erasing the non-volatile memory cell are lower than those for programming and erasing a conventional NROM device. Therefore, the power consumption of the split-gate non-volatile memory device of this invention is lower, and the circuit design is easier.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Split-Gate Non-Volatile Memory Cell:
Referring to
A shown in
Operating Method of Split-Gate Non-Volatile Memory Cell:
Refer to
With the injected electrons in the silicon nitride layer 104, the threshold voltage of the split-gate non-volatile memory cell is raised. Thus, by applying a voltage between the threshold voltage of the written state and that of the erased state to the split gate 150 in a reading operation, the state (data) of the memory cell can be easily identified.
Referring to
NAND Non-Volatile Memory Array:
Referring to
Referring to
In the aforementioned word line structure, the boundary conductor 338, the two linear conductive spacers 330 and the linear conductor 340 preferably comprises polysilicon, and the dielectric layer comprises a material such as thermal oxide. On the other hand, the contact 380 and the operating line 390 may be made from metal.
Referring to
Operating Method of NAND Non-Volatile Memory Array: The operating method of the aforementioned NAND non-volatile memory array of this invention, especially the programming operation and the erasing operation, are described below with a selected memory cell C in the NAND non-volatile memory array 500 illustrated in
TABLE 1
Program
Erase
Read
BL1 (Selected)
0 V
Floated
1 V
BL2 (Unselected)
−4 V
Floated
0 V
WL2 (Selected)
−10 V
0 V
0 V
WL1, 3-8 (Unselected)
3 V
0 V
3 V
SL1
10 V
−10 V
3 V
SL2
0 V
−10 V
3 V
Source
0 V
Floated
0 V
P-Well
0 V
−10 V
0 V
N-Substrate (N-Sub)
0 V
−10 V
0 V
Referring to Table 1 and
Since only the voltage difference between the p-well and the split gate 504 of the selected memory cell C is sufficiently high (10V), the charge-trapping layer 510 of the selected memory cell C is selectively injected with electrons, i.e., selectively programmed. The voltage difference between the p-well and the split gates 504 of the unselected memory cells is merely 3V, which is insufficient for electron injection. Meanwhile, the second negative voltage (4V) applied to the unselected bit line BL2 has an effect of lowering the local potential of the p-well under the other column of memory cells 502, so that the voltage difference between the split gate 504 of the unselected memory cell 502 coupled to the selected word line WL2 is not sufficiently large for electron injection.
In the above programming operation, the negative voltage (10V) applied to the selected word line WL2/split gate 504 is lower than that applied to a conventional NROM device since a stronger electric field can be established between the edge portions of the split gate 504 and the p-well with the same voltage difference.
Referring to Table 1 and
Referring to Table 1 and
According to the aforementioned, the voltages for programming and erasing the split-gate non-volatile memory of this invention is lower than that for a conventional NROM device since a stronger electric field can be established between the edge portions of the split gate and the p-well. Therefore, the power consumption of the split-gate non-volatile memory device of this invention is lower, and the circuit design is easier.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention covers modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Lung, Hsiang-Lan, Liu, Rui-Chen
Patent | Priority | Assignee | Title |
10607703, | May 16 2018 | Silicon Storage Technology, Inc | Split-gate flash memory array with byte erase operation |
11251189, | Feb 09 2009 | LONGITUDE FLASH MEMORY SOLUTIONS LTD | Gate fringing effect based channel formation for semiconductor device |
11315636, | Oct 14 2019 | Silicon Storage Technology, Inc.; Silicon Storage Technology, Inc | Four gate, split-gate flash memory array with byte erase operation |
9177649, | Nov 20 2012 | Shanghai Huahong Grace Semiconductor Manufacturing Corporation | Flash memory circuit |
9620216, | Feb 17 2015 | Silicon Storage Technology, Inc | Flash memory device configurable to provide read only memory functionality |
Patent | Priority | Assignee | Title |
4257832, | Jul 24 1978 | Siemens Aktiengesellschaft | Process for producing an integrated multi-layer insulator memory cell |
5242848, | Apr 09 1991 | Silicon Storage Technology, Inc. | Self-aligned method of making a split gate single transistor non-volatile electrically alterable semiconductor memory device |
5714412, | Dec 02 1996 | Taiwan Semiconductor Manufacturing Company, Ltd | Multi-level, split-gate, flash memory cell and method of manufacture thereof |
6093945, | Jul 09 1998 | WINDBOND ELECTRONICS CORP. | Split gate flash memory with minimum over-erase problem |
6111788, | Jun 24 1999 | TAIWAN SEMICONDUCTOR MANUFACTURING CO , LTD | Method for programming and erasing a triple-poly split-gate flash |
6335554, | Mar 08 1999 | Kabushiki Kaisha Toshiba | Semiconductor Memory |
6580120, | Jun 07 2001 | Infineon Technologies AG | Two bit non-volatile electrically erasable and programmable memory structure, a process for producing said memory structure and methods for programming, reading and erasing said memory structure |
6862223, | Jul 05 2002 | CALLAHAN CELLULAR L L C | MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT |
6888755, | Oct 28 2002 | SanDisk Technologies LLC | Flash memory cell arrays having dual control gates per memory cell charge storage element |
6894344, | Sep 17 1999 | Renesas Electronics Corporation | Semiconductor integrated circuit having two switch transistors formed between two diffusion-layer lines |
7151293, | Aug 27 2004 | LONGITUDE FLASH MEMORY SOLUTIONS LTD | SONOS memory with inversion bit-lines |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 13 2003 | LUNG, HSIANG-LAN | MACRONIX INTERNATIONAL CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013859 | /0447 | |
Jun 13 2003 | LIU, RUI-CHEN | MACRONIX INTERNATIONAL CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013859 | /0447 | |
Aug 11 2003 | Macronix International Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 11 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 20 2017 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jun 14 2021 | REM: Maintenance Fee Reminder Mailed. |
Nov 29 2021 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 27 2012 | 4 years fee payment window open |
Apr 27 2013 | 6 months grace period start (w surcharge) |
Oct 27 2013 | patent expiry (for year 4) |
Oct 27 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 27 2016 | 8 years fee payment window open |
Apr 27 2017 | 6 months grace period start (w surcharge) |
Oct 27 2017 | patent expiry (for year 8) |
Oct 27 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 27 2020 | 12 years fee payment window open |
Apr 27 2021 | 6 months grace period start (w surcharge) |
Oct 27 2021 | patent expiry (for year 12) |
Oct 27 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |