It is a semiconductor device that has a semiconductor chip on which an electrode pad is formed, an electric connection member formed on the electrode pad, an insulating layer formed on the semiconductor chip, and an electrically conductive pattern connected to the electric connection member. An opening portion corresponding to the electric connection member is formed in the conductive pattern. The conductive pattern is electrically connected to the electric connection member by an electrically conducting paste embedded in the opening portion.
|
1. A semiconductor device comprising:
a semiconductor chip on which an electrode pad is formed;
an electric connection member formed on the electrode pad;
an insulating layer formed on the semiconductor chip; and
an electrically conductive pattern formed on the insulating layer, wherein
an opening portion corresponding to the electric connection member is formed in the conductive pattern, and the electric connection member is exposed from the opening portion formed in the conductive pattern;
the conductive pattern is electrically connected to the electric connection member by an electrically conducting paste embedded in the opening portion, and
wherein the semiconductor device further comprises a second insulating layer formed over a top of the electrically conducting paste, and an opening portion is formed in the second insulating layer and an external connection terminal is provided therein.
2. The semiconductor device according to
3. The semiconductor device according to
an electrode pad or an electrically conductive post is formed on the conductive pattern so as to form the external connection terminal thereon.
|
The present invention relates to a semiconductor device, to which chip-size packaging is applied, and a manufacturing method therefor.
Various type semiconductor chip packaging structures have been proposed. With miniaturization of packaged chips, for example, what is called a chip-size packaging structure has been proposed, in which a rewiring layer (i.e., a wiring layer for packaging) is formed, on a passivation layer (i.e., a protection layer) of a device-forming surface of a semiconductor chip.
According to the chip-size packaging, a method has been proposed, in which, for example, an electric connection member such as a bump is formed on each of electric connection members by a bonding-wire, and in which a packaging device (i.e., a semiconductor device) is then formed by forming a rewiring layer connected to each of the electric connection members (see, for example, Patent Document 1).
[Patent Document 1] JP-A-9-64049
However, the method proposed in Patent Document 1 (i.e., JP-A-9-64049) has a problem that when a rewiring layer is formed on the electric connection member formed by bonding, it is necessary to adjust a height (i.e., perform leveling) of the electric connection member.
For example, the electric connection member (e.g., a bump) formed by a bonding-wire is formed using, e.g., a wire bonder. The connection of the bonding-wire to an electrode pad, and the cutting of the connected bonding-wire are consecutively performed to thereby form the electric connection member.
Accordingly, the bump formed by the bonding-wire varies in height from a bump-forming surface (i.e., the electrode pad). This makes it difficult to form a rewiring layer to be connected to the bump, without changing the bump. Consequently, a process of applying a predetermined load to the bump so as to planarize the bump is needed.
Such planarization of the bump is usually performed on a wafer (i.e., before the wafer is diced into individual chips). However, a problem occurs, in which when the planarization of many bumps formed on a wafer surface of, for example, a recent mainstream wafer having a diameter of 300 mm, the variation in the height of the bump increases.
Another problem occurs, in which, for example, when the variation in the height of the bump increases, variation in the connection state between the bump and a rewiring layer connected to the bump occurs, so that the reliability of a semiconductor device (i.e., a packaging device) is degraded.
Additionally, according to the method disclosed in patent Document 1 (i.e., JP-A-9-64049), an insulating layer is formed to cover the bump. Accordingly, a polishing process of polishing the insulating layer is required to expose the bump. To form a rewiring layer upon completion of polishing-process, a process of desmearing a surface of the insulating layer (i.e., what is called a desmear process) is needed. Consequently, a process for forming a plating layer is complicated. This causes increase in cost of manufacturing a semiconductor device (i.e., a packaging device).
Although an electrically conductive layer can be formed by a sputtering method or a CVD method, these methods require costly film-forming apparatuses. This leads to increase in cost of manufacturing. Consequently, these methods are impractical.
Accordingly, it is a general object of the invention is to provide a newly useful semiconductor device having solved the aforementioned problems, and to provide a manufacturing method therefor.
A more specific object of the invention is to provide a highly reliable semiconductor device that can be manufactured at low cost, and to provide a manufacturing method therefor.
To achieve the foregoing objects, according to a first aspect of the invention, there is provided with a method of manufacturing a semiconductor device, including:
a first step of forming an electric connection member on an electrode pad formed in a region corresponding to a semiconductor chip on a substrate;
a second step of forming an insulating layer and a first conductive layer on the substrate;
a third step of forming an electrically conductive pattern by performing pattern etching of the first conductive layer and of exposing the electric connection member;
a fourth step of electrically connecting the conductive pattern to the electric connection member by an electrically conducting paste; and
a fifth step of cutting the substrate into individual pieces.
According to a second aspect of the invention, there is provided with the method of manufacturing a semiconductor device according to the first aspect, wherein
in the first step, the electric connection member is formed by a bonding wire.
According to a third aspect of the invention, there is provided with the method of manufacturing a semiconductor device according to the first or second aspect, wherein
in the second step, a second conductive layer is formed on the first conductive layer, and
in the third step, the first conductive layer and the second conductive layer are formed into different shapes by performing pattern etching.
According to a fourth aspect of the invention, there is provided with the method of manufacturing a semiconductor device according to the third aspect, wherein
in the third step, an electrode pad for forming an external connection terminal is formed by performing pattern etching of the second conductive layer.
According to a fifth aspect of the invention, there is provided with the method of manufacturing a semiconductor device according to the fourth aspect, wherein
in the second step, a third conductive layer is formed on the second conductive layer, and
in the third step, an electrically conductive post for forming an external connection terminal is formed by performing pattern etching of the third conductive layer.
According to a sixth aspect of the invention, there is provided with the method of manufacturing a semiconductor device according to any one of the first to fifth aspects, wherein
the fourth step includes:
a substep of forming a layer including a photosensitive conducting paste, and
a substep of performing patterning of the layer including the photosensitive conducting paste by a photolithography method.
According to a seventh aspect of the invention, there is provided with the method of manufacturing a semiconductor device according to any one of the first to fifth aspects, wherein
the fourth step includes:
a substep of forming a mask pattern which is patterned by a photolithography method, and
a substep of forming the conducting paste using the mask pattern as a mask.
To achieve the foregoing objects, according to an eighth aspect of the invention, there is provided with a semiconductor device including:
a semiconductor chip on which an electrode pad is formed;
an electric connection member formed on the electrode pad;
an insulating layer formed on the semiconductor chip; and
an electrically conductive pattern connected to the electric connection member, wherein
an opening portion corresponding to the electric connection member is formed in the conductive pattern; and
the conductive pattern is electrically connected to the electric connection member by an electrically conducting paste embedded in the opening portion.
According to a ninth aspect of the invention, there is provided with the semiconductor device according to the eighth aspect, wherein
the electric connection member is formed by a bonding wire.
According to a tenth aspect of the invention, there is provided with the semiconductor device according to the eighth or ninth aspect, wherein
an electrode pad or an electrically conductive post is formed on the conductive pattern so as to form an external connection terminal thereon.
According to the invention, a highly reliable semiconductor device, which can be manufactured at low cost, and a manufacturing method therefor can be provided.
A method of manufacturing a semiconductor device according to the invention is featured by having the following steps. That is, 1) a first step of forming an electric connection member on an electrode pad formed in a region corresponding to a semiconductor chip on a substrate, 2) a second step of forming an insulating layer and a first conductive layer on the substrate, 3) a third step of forming an electrically conductive pattern by performing pattern etching of the first conductive layer and of exposing the electric connection member, 4) a fourth step of electrically connecting the conductive pattern to the electric connection member by an electrically conducting paste, and 5) a fifth step of cutting the substrate into individual pieces.
The method of manufacturing a semiconductor device features that the electrically conductive pattern formed on the substrate (i.e., on the insulating layer) and the electric connection portion including, for example, a bump are electrically connected to each other by the electrically conducting paste. Also, to do this, when the conductive pattern (i.e., a pattern wiring) is formed by performing the patterning (i.e., the pattern-etching) of the conductive layer formed on the substrate (i.e., on the insulating layer), patterning is performed (e.g., an opening portion to the electrically conductive pattern is formed) so as to expose the electric connection member to the conductive pattern. The conductive pattern and the electric connection portion are electrically connected by the conducting paste by, for example, embedding the opening portion with the paste.
Thus, a semiconductor device formed by the aforementioned method of manufacturing a semiconductor device is such that the area of a part electrically connecting the electric connection member and the conductive pattern is increased. Additionally, the connection between the electric connection member and the conductive pattern is a metal junction due to metallic particles included in the electrically conducting paste. Favorable reliability of the electrical connection between the electric connection member and the conductive pattern is obtained.
According to the aforementioned manufacturing method, the reliability of the electrical connection between the electric connection member and the conductive pattern is difficult to be affected by variation in height of the electric connection member. Thus, a rewiring layer having favorable connection reliability can be formed by a simple method using the electric connection member, such as the bump, which is formed by bonding (e.g., using a bonding wire) and relatively largely varies in height. According to the aforementioned method, a grinding process for exposing a projection portion of the electric connection member from the insulating layer is unnecessary.
Also, the aforementioned manufacturing method features that a plating process using a plating solution, and a sputtering process requiring a decompression treatment are unnecessary. For example, the plating process and the sputtering process require complex treatments and costly processing units and are sometimes a factor in increasing the manufacturing cost of a semiconductor device.
In contrast, the manufacturing method according to the invention can easily manufacture a semiconductor device by a simple method, without requiring a plating process and a sputtering process. The method according to the invention has an advantage in suppressing the manufacturing cost of a semiconductor device, as compared with the conventional method.
Next, the structure of the semiconductor device according to the invention, and more specific examples of the manufacturing method according to the invention are described below with reference to the accompanying drawings.
Each of electrode pads 103 connected to a device (not shown) is on a device-forming surface of the semiconductor chip 101. The remaining part of the device-forming surface other than the electrode pads 103 is covered with a protection layer (i.e., a passivation layer) 102. An electric connection member 104 including, for example, a bump is formed on each of the electrode pads 103. Also, an insulating layer 105 is formed on the semiconductor chip 101 (i.e., on the protection layer 102). An electrically conductive pattern (i.e., a pattern wiring) 106 connected to the electric connection member 104 is formed on the insulating layer 105.
Additionally, an insulating layer (i.e., a solder-resist layer) 108 is formed on the conductive pattern 106 so as to partly expose the conductive pattern 106. An external connection terminal 109 including, for example, a solder bump, is provided on the conductive pattern 106 exposed from the insulating layer 108.
The semiconductor device 100 according to the present embodiment features that an opening portion 106a corresponding to each of the electric connection members 104 is formed in the conductive pattern 106, and that the conductive pattern 106 and the electric connection member 104 are electrically connected to each other by the electrically conducting paste 107 embedded in the opening portion 106a and by the metal junction.
Consequently, the present embodiment has an advantage in obtaining favorable reliability of the electrical connection between the electric connection member 104 (i.e., the electrode 103) and the conductive pattern 106. In the case of obtaining the electrical connection by engaging the electric connection member (e.g., the bump) with the conductive pattern similarly to the invention disclosed in JP-A-9-64049, it is difficult to assure the contact area between the electric connection member and the conductive pattern, which is sufficient for achieving favorable reliability of the electric connection therebetween. That is, it is substantially difficult to assure the reliability of the electric connection therebetween.
On the other hand, in the semiconductor device according to the present embodiment, each of the conducting pastes 107 is provided so as to embed the associated opening portion 106a formed in the conductive pattern 106. Thus, the contact area between the electric connection member 104 and the conductive pattern 106 for achieving the electric connection therebetween is increased. Also, this connection therebetween has a metallization structure formed by the metal junction due to the metallic particles included in the electrically conducting paste. Consequently, favorable reliability of the electric connection is obtained.
Furthermore, according to the above structure, the reliability of the electrical connection between the electric connection member 104 and the conductive pattern 106 is difficult to be affected by variation in height of the electric connection member 104. Thus, favorable reliability of the semiconductor device can be obtained.
For example, in the case of manufacture a semiconductor device, using the recent mainstream wafer having a diameter of 300 mm, it has become difficult to perform processing in a surface of a wafer (or substrate), for example, suppression of warpage of each of the wafer (or substrate) and a jig used for manufacture of the semiconductor device. Accordingly, in the semiconductor device, due to the structural feature thereof, the reliability of the electric connection between the electric connection member 104 and the conductive pattern 106 is difficult to be affected by the manufacturing variation.
Additionally, the above structure has a feature that a semiconductor device can be manufactured by a simple method without undergoing complex treatments, such as a plating method and a sputtering method. The aforementioned manufacturing method will be described by referring to
In the above structure, for example, the protection layer 102 is made of Si3N4, SiN, or SiON. The electrode pad 103 is made of Al. The electric connection member 104 is formed of an Au-bump. The insulating layer 105 is made of a resin material (e.g., NCF (Non-Conductive Film). The conductive pattern 106 is made of Cu. The conducting paste 107 is made of Ag- or Cu-paste. The insulating layer 108 is formed of a solder-resist layer. The external connection terminal 109 is made of solder. However, the aforementioned materials are illustrative examples. The materials of these components are not limited thereto.
The above semiconductor device 100 can be modified or altered, for example, as will be described in the following description.
Referring to
The electrode pad 110 is made of, for example, Sn, Ni, and Ti. The material of the electrode pad 110 is not limited thereto. The electrode pad 110 is formed into a shape differing from that of the conductive pattern 106. The electrode pad 110 is formed by being patterned into a shape corresponding to, for example, the shape of the opening portion of the insulating layer 108 or the shape of the external connection terminal 109. Thus, another conductive pattern (e.g., the electrode pad 110) can be formed on the conductive pattern 106.
First, in the semiconductor device 100B according to Embodiment 3, an electrically conductive post 112 made of, for example, Cu, which corresponds to the external connection terminal 109, is formed on the electrode pad 110. Further, for example, an insulating layer 111 made of a sealing resin (e.g., a mold resin) is formed, instead of the insulating layer 108 formed of a solder-resist layer. The insulating layer 111 is formed so as to cover a side wall of the conductive post 112.
With the aforementioned structure, Embodiment 3 has an advantage that in a case where the semiconductor device 100B is connected to a substrate, such as a motherboard, which is a connection target, stress applied to the conductive pattern 106 (i.e., the semiconductor chip 101) and to the external connection terminal 109 is released.
Next, the method of manufacturing the aforementioned semiconductor device is described below in cases where the semiconductor device to be manufactured is the semiconductor device 100 according to Embodiment 1, where the semiconductor device to be manufactured is the semiconductor device 100A according to Embodiment 2, and where the semiconductor device to be manufactured is the semiconductor device 100B according to Embodiment 3, in this order.
First, in a step illustrated in
Electrode pads 103 are formed on a device-forming surface 101b, on which a device is formed, on each of the regions 101a. Additionally, the rest of the device-forming surface 101b other than the electrode pads 103 is protected by a protection layer (i.e., a passivation layer) 102 made of SiN (i.e., Si3N4).
Next, in a step illustrated in
Additionally, a metallic film including Cu-plating film, Au-plating film, Ni-film formed by electroless-plating, and Au-film covering the Ni-film can be used as the electric connection member 104.
Next, in a step illustrated in
The material of the insulating layer 105 is not limited to the aforementioned material (NCF). The material of the insulating layer 105 can be formed by using various insulating materials (e.g., resin materials). For example, resin materials such as NCP (Non-Conductive paste), ACF (Anisotropic Conductive Film (or Anisotropically-Conductive Film)), and ACP (Anisotropic Conductive paste (or Anisotropically-Conductive paste)), or usually used what is called a build-up resin (i.e., an epoxy resin with fillers) can be used as the material of the insulating layer 105.
Next, a conductive layer 106A formed of, for example, a thin copper foil is attached onto the insulating layer 105. In this case, a laminated structure, in which the insulating layer 105 and the conductive layer 106A are preliminarily stacked, can be attached onto the semiconductor chip 101 (i.e., the protection layer 102). The thickness of the conductive layer 106A is set to range from, for example, 2 μm to 18 μm.
Next, in a step illustrated in
Next, in a step illustrated in
The pattern etching is performed by etching using a predetermined mask pattern (not shown) as a mask. The mask pattern can be formed by performing the patterning of a resist layer, which is formed by applying liquid resist or by pasting film-like resist, according to a known photolithography method. Additionally, upon completion of performing the pattern etching, the mask pattern is exfoliated.
Next, in steps illustrated in
The photolithography method (i.e., patterning due to exposure or development) can be applied to photosensitive paste, similarly to the photosensitive resist. Thus, microscopic patterns can easily be formed. However, the photosensitive resist is a costly material. Thus, it is preferable to reduce a region, which is removed by development, as much as possible, that is, to reduce a region, in which a layer made of photosensitive resist is formed, as much as possible.
Therefore, as described below, preferably, after a layer made of photosensitive resist is formed in a predetermined region on the conductive pattern 106, which includes the opening portion 106a, and the insulating layer 105 by using, for example, a metal mask (or a stencil mask), patterning according to the photolithography method is applied thereto. That is, in the following example, the technique of print-patterning using a mask with coarse processing accuracy and the technique of patterning with favorable processing accuracy according to the photolithography method are used together.
For example, in a step illustrated in
Next, the photosensitive conducting paste is applied thereon. Thus, a layer made of a photosensitive conducting paste (i.e., a paste pattern 107A) is formed on the conductive pattern 106 corresponding to the opening portion Ma and on the insulating layer 105. The opening portion 106a is embedded by the paste pattern 107A. Also, the paste pattern 107A reaches the electric connection member 104 exposed from the opening portion 106a. That is, the electric connection member 104 and the conductive pattern 106 are connected to each other through the paste pattern 107A.
Next, the metal mask M1 is removed in a step illustrated in
Next, in a step illustrated in
Subsequently, for example, UV-light is irradiated on the photomask M2 to thereby expose a part of a layer made of photosensitive resist (i.e., the paste pattern 107A) exposed from the opening portion Mb.
Next, in a step illustrated in
Next, in a step illustrated in
Next, in a step illustrated in
Also, if necessary, the external connection terminal (e.g., a solder bump) 109 previously illustrated in
Next, the dicing (or cutting) of the substrate 101A is performed. Thus, the substrate 101A is cut into individual pieces corresponding to each region 101a illustrated in
The aforementioned method of manufacturing a semiconductor device features that the conductive pattern 106 formed on the substrate 101A (i.e., the insulating layer 102) and the electric connection portion 104, which includes, for example, a bump, are electrically connected to each other by the conducting paste 107.
Also, when the conductive pattern (i.e., the pattern wiring) 106 is formed therefor by performing the patterning (i.e., the pattern-etching) of the conductive layer formed on the substrate 101A (i.e., the insulating layer 102), the formation (i.e., the patterning) of the opening portion 106a is performed simultaneously with the patterning of the conductive layer so as to expose the electric connection member 104 to the conductive pattern 106. The conducting paste 107 electrically connects the conductive pattern 106 and the electric connection member 104 by embedding the opening portion 106a.
Accordingly, the area of a part, at which the electric connection member 104 and the conductive pattern 106 are electrically connected to each other, is increased. Also, the connection between the electric connection member and the conductive pattern is a metal junction due to the metallic particles included in the conducting paste, so that the reliability of the electric connection between the electric connection member 104 and the conductive pattern 106 becomes favorable.
Further, according to the aforementioned manufacturing method, the reliability of the electric connection between the electric connection member 104 and the conductive pattern 106 is difficult to be affected by the variation in height of the electric connection member 104.
For example, the conventional method of manufacturing a semiconductor device, which is disclosed in JP-A-9-64049, causes the necessity for planarizing the electric connection member (e.g., the bump) formed on the entire surface of a wafer. This is because the conductive pattern (i.e., the conductive layer) is formed according to the conventional method so as to be engaged with the bump.
For example, it is known that variation in the height of the bump formed using a bonding-wire is about 10 μm. Thus, in a case where a rewiring layer to be connected to the bump is formed according to the conventional method, a problem occurs, in which the reliability of the wiring connection is degraded unless what is called a leveling process of uniformizing the height of the bumps is performed. However, it is substantially difficult to perform the planarization on the entire surface of a recent mainstream wafer, which has a diameter of 300 mm, with favorable precision.
In contrast, according to the method of manufacturing a semiconductor device according to the present embodiment, the opening portion 106a is formed in the conductive layer 106 provided immediately above the electric connection member 104. Then, the electric connection between the electric connection member 104 and the conductive pattern 106 is established by embedding the opening portion 106a with the conducting paste. Consequently, the reliability of the electric connection between the electric connection member 104 and the conductive pattern 106 is difficult to be affected by the variation in height of the electric connection member 104.
Accordingly, the manufacturing method according to the present embodiment can easily form a rewiring layer with good reliability by simple processes using the electric connection member 104, such as the bump, which is formed using, for example, a bonding material (e.g., a bonding wire) and which shows a relatively large variation in height thereof.
Additionally, the aforementioned manufacturing method according to the present embodiment features that a plating process using a plating solution, and a sputtering process requiring a decompression treatment are unnecessary, and that thus the manufacturing process is simplified. For example, in the plating process, it is necessary to immerse the substrate in the plating solution. Thus, the conventional method has a problem that the manufacturing process is complicated. Also, for example, in a case where an electroless plating is performed on an insulating film (e.g., a resin film), what is called a desmear process, that is, a process of roughening the insulating film using etchant is required. Consequently, the manufacturing process is complicated. Also, this is a factor in increasing the manufacturing cost of semiconductor devices.
Further, in a case where a sputtering process is required, a decompression state is caused in a manufacturing apparatus. Thus, a costly processing apparatus capable of causing plasma excitation is required. Consequently, a processing time is long. Additionally, this is a factor in increasing the manufacturing cost of semiconductor devices.
In contrast, the manufacturing method according to the present embodiment eliminates the necessity for the plating process and the sputtering process. Thus, a semiconductor device having favorable reliability can be manufactured by performing simple processes. Consequently, the manufacturing method according to the present embodiment has an advantage in suppressing the manufacturing cost, as compared with the conventional method.
Although the photosensitive conducting paste is used in the aforementioned embodiment, a low-cost ordinary conducting paste can be used. Next, an example of using the commonly-used nonphotosensitive conducting paste is described below.
Next, in a step illustrated in
Next, in a step illustrated in
Next, in a step illustrated in
Next, in a step illustrated in
Further, in a step illustrated in
According to Embodiment 5, the patterning of a low-cost ordinary nonphotosensitive conducting paste can be achieved with good accuracy. Thus, an electrically conducting paste 107 connecting the conductive pattern 106 to the electric connection portion 104 are formed.
Next, a method of manufacturing the semiconductor device shown in
Next, in a step illustrated in
Subsequently, in a step illustrated in
Next, in a step illustrated in
Next, in a step illustrated in
Subsequently, steps similar to the steps illustrated in
The manufacturing method according to Embodiment 6 further forms the electrode pad 110 on the conductive pattern 106 so that the electrode pad 110 is patterned into a shape differing from the shape of the conductive pattern 106. Thus, electrically conductive patterns having various shapes can be formed on the conductive pattern 106.
Next, a method of manufacturing the semiconductor device 100B shown in
Next, in a step illustrated in
Subsequently, in a step illustrated in
Next, in a step illustrated in
Additionally, the electrode pad 110 is formed by performing the pattern etching of the conductive layer 110A using the mask pattern as a mask. Upon completion of performing the pattern etching, the mask pattern is exfoliated.
Next, in a step illustrated in
Subsequently, steps similar to the steps illustrated in
The manufacturing method according to Embodiment 7 features that the conductive post 112 is further formed on the electrode pad 110. Thus, Embodiment 7 has an advantage that in a case where the semiconductor device is connected to a substrate, such as a motherboard, which is a connection target, stress applied to the conductive pattern 106 (i.e., the semiconductor chip 101) and to the external connection terminal 109 is released.
The method of manufacturing a semiconductor device according to Embodiment 4 can be modified, for example, in the following manner. Incidentally, processes, which are not specifically described in the following description of Embodiment 8, are similar to the associated ones of Embodiment 4. In the case of the manufacturing method according to Embodiment 8, first, steps according to Embodiment 4, which are illustrated in
Next, in a step illustrated in
Next, in a step illustrated in
Subsequently, steps similar to the steps illustrated in
According to Embodiment 8, the conductive layer 106A is attached to the insulating layer 105 in a state in which the conductive layer 106 A is supported by the support layer 120 (i.e., the support layer 120 is stacked on the conductive layer 106A). Consequently, even in a case where the conductive layer 106A is thin, the conductive layer 106 can be prevented from being damaged. Accordingly, the conductive layer 106A can stably be attached to the insulating layer 105.
Although preferred embodiments of the invention are described in the foregoing description, the invention is not limited to such specific embodiments. Various modifications and alterations may be made within a scope of the gist of the invention set forth in claims.
According to the invention, a highly reliable semiconductor device, which can be manufactured at low cost, and a manufacturing method therefor can be provided.
Patent | Priority | Assignee | Title |
RE46466, | Sep 01 2005 | Texas Instruments Incorporated | Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices |
RE48420, | Sep 01 2005 | Texas Instruments Incorporated | Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices |
Patent | Priority | Assignee | Title |
20020022301, | |||
20020175409, | |||
20060170096, | |||
EP1255295, | |||
EP1335442, | |||
JP2004111382, | |||
JP4116831, | |||
JP964049, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 12 2007 | YAMANO, TAKAHARU | SHINKO ELECTRIC INDUSTRIES CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020190 | /0588 | |
Nov 20 2007 | Shinko Electric Industries Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jan 02 2014 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 11 2018 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 14 2022 | REM: Maintenance Fee Reminder Mailed. |
Aug 29 2022 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jul 27 2013 | 4 years fee payment window open |
Jan 27 2014 | 6 months grace period start (w surcharge) |
Jul 27 2014 | patent expiry (for year 4) |
Jul 27 2016 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 27 2017 | 8 years fee payment window open |
Jan 27 2018 | 6 months grace period start (w surcharge) |
Jul 27 2018 | patent expiry (for year 8) |
Jul 27 2020 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 27 2021 | 12 years fee payment window open |
Jan 27 2022 | 6 months grace period start (w surcharge) |
Jul 27 2022 | patent expiry (for year 12) |
Jul 27 2024 | 2 years to revive unintentionally abandoned end. (for year 12) |