The invention provides a semiconductor device, including: a semiconductor base, on an insulation layer; source/drain regions abutting opposite first sides of the semiconductor base; and gates at opposite second sides of the semiconductor base, wherein the semiconductor base includes a cavity, and the insulation layer is exposed by the cavity. The invention also provides a method for forming a semiconductor device, including: forming a semiconductor bottom on an insulation layer; forming source/drain regions, the source/drain regions abutting opposite first sides of the semiconductor bottom; forming gates on opposite second sides of the semiconductor bottom; and removing a part of the semiconductor bottom to form a cavity in the semiconductor bottom, the cavity exposing the insulation layer. With the technical solutions provided by the invention, short-channel effects can be alleviated, and the resistance of the source/drain regions and parasitic capacitance can be reduced.
|
1. A semiconductor device, comprising:
a semiconductor base on an insulation layer, wherein the semiconductor base includes opposite first sides and opposite second sides, wherein the opposite first sides and opposite second sides are located at periphery of the semiconductor base and the semiconductor base is surrounded by the opposite first sides and opposite second sides;
a source region abutting one side of the opposite first sides and located outside the semiconductor base;
a drain region abutting the other side of the opposite first sides and located outside the semiconductor base;
a first gate at one side of the opposite second sides; and
a second gate at the other side of the opposite second sides of the semiconductor base,
wherein a cavity is located in the semiconductor base, wherein the cavity is filled with an insulation material, the insulation layer is directly contacted with the insulation material and the insulation material is surrounded by the semiconductor base on at least four vertical sides.
12. A method for forming a semiconductor device, comprising:
forming a semiconductor base on an insulation layer, wherein the semiconductor base includes opposite first sides and opposite second sides, wherein the opposite first sides and opposite second sides are located at periphery of the semiconductor base and the semiconductor base is surrounded by the opposite first sides and opposite second sides;
forming a source region and a drain region, the source region abutting one side of the opposite first sides and located outside the semiconductor base and the drain region abutting the other side of the opposite first sides and located outside the semiconductor base;
forming a first gate and a second gate, wherein the first gate is at one side of opposite second sides, and the second gate is at the other side of the opposite second sides; and
removing a part of the semiconductor base to form a cavity in the semiconductor base, wherein the cavity exposes the insulation layer;
wherein, the method further comprises: filling the cavity with an insulation material;
wherein the insulation material is surrounded by the semiconductor base on at least four vertical sides.
2. The semiconductor device according to
3. The semiconductor device according to
4. The semiconductor device according to
5. The semiconductor device according to
6. The semiconductor device according to
7. The semiconductor device according to
8. The semiconductor device according to
9. The semiconductor device according to
10. The semiconductor device according to
11. The semiconductor device according to
13. The method according to
forming a first semiconductor layer, a stopping layer, a patterned sacrificial layer, a patterned protection layer, and a first sidewall spacer surrounding the patterned sacrificial layer and protection layer;
forming patterned stopping layer and first semiconductor layer by using the first sidewall spacer as a mask;
defining the source/drain regions, and removing the first sidewall spacer, the protection layer, and the sacrificial layer over the regions to expose the stopping layer; and
forming a second sidewall spacer surrounding the protection layer and the sacrificial layer,
and wherein, the step for forming the cavity in the semiconductor bottom comprises:
removing the protection layer, the sacrificial layer and the first semiconductor layer by using the first sidewall spacer and the second sidewall spacer as a mask, wherein the material of the stopping layer is different from that of the protection layer, the sacrificial layer, the first semiconductor layer, the first sidewall spacer or the second sidewall spacer.
14. The method according to
15. The method according to
16. The method according to
removing the stopping layer and the first semiconductor layer of a partial thickness in the source region and the drain region after the formation of the semiconductor base, so as to form a source base layer and a drain base layer; and
forming a second semiconductor layer on each of the source base layer and the drain base layer.
17. The method according to
18. The method according to
19. The method according to
20. The method according to
conducting a first ion implantation in the direction towards the opposite first sides to form a diffusion region and a halo.
21. The method according to
forming gate stacks before the defining of the source region and the drain region, and wherein in the direction perpendicular to the insulation layer, the gate stacks cover at least the patterned first semiconductor layer.
22. The method according to
23. The method according to
|
This application is a Section 371 national stage application of International Application No. PCT/CN2011/071264 filed on Feb. 24, 2011, which claims priority to 201010189992.9 filed on May 25, 2010, the contents of which are incorporated herein by reference in their entirety.
The present invention relates to semiconductor technology, and particularly to a semiconductor device and a method for forming the same.
The scaling of channel length of Metal Oxide Semiconductor Field Effect Transistors (MOSFETs) causes a number of effects that are negligible in long-channel models to become significant or even a dominant factor in performance degradation. These are known as short-channel effects. Short-channel effects may result in deteriorated electrical performance of devices, e.g., gate threshold voltage dropping, power consumption increasing, and signal-to-noise ratio (SNR) decreasing.
To control short channel effects, more impurities such as phosphorus and boron are introduced into the channel, which, however, may lead to a decreased mobility of carriers in the channel of the device, an uncontrollable abruptness of impurity distribution, or even more severe short-channel effects. Moreover, it is difficult for the conventional strained SiGe PMOS technology to provide an ever greater stress in the channel. Furthermore, the thickness of gate oxide dielectric is becoming a bottleneck since the speed at which the thickness is reduced can no longer keep up with gate width decreasing, and gate leakage currents is increasing. In addition, as the feature size shrinks, the resistance of the source/drain region is increasing and so is the power consumption of the device.
At present, a prominent solution in the art is to change the conventional planar structure, intending to reduce the thickness of the channel region and eliminate the electrical neutral layer under the depletion layer in the channel, so that the depletion layer can fill up the channel region. This is known as a Fully Depleted (FD) device, and conventional planar devices are Partially Depleted (PD) devices.
However, the manufacturing of FD devices requires an extremely thin silicon layer in the channel. Conventional manufacturing processes, especially those that are bulk silicon-based, cannot meet this requirement or are too expensive. Even for the newly developed silicon-on-insulator (SOI) technology, still, it is hard to control the thickness of the silicon layer at a desired level. Therefore, the searching for the general solution for FD devices has been directed to 3-dimensional device structures, i.e., FD double gate technique or tri-gate technique.
The 3-dimensional device structure (vertical device structure as referred to in some documents) is a technology whereby the cross-sections of the source/drain region and the gate are not in the same plane, substantially a fin field-effect transistor (FinFET) structure.
In the 3-dimensional device structure, instead of being within the bulk silicon or the SOI, the channel region is separated from these structures. Consequently, it is possible to make an FD channel having an extremely thin thickness with, e.g., etching.
A known 3-dimensional semiconductor device is shown in
In order to solve the problems above, the present invention provides a semiconductor device and a method for forming the same, which may alleviate short-channel effects, and reduce the resistance of the source/drain regions and parasitic capacitance.
The invention provides a semiconductor device, comprising:
a semiconductor base, which is on an insulation layer;
source/drain regions abutting opposite first sides of the semiconductor base; and
gates, which are at opposite second sides of the semiconductor base,
wherein the semiconductor base comprises a cavity, and the insulation layer is exposed by the cavity.
Optionally, a channel layer and a mask layer are sandwiched between each of the second sides and the cavity, and the channel layer is sandwiched between the insulation layer and the mask layer.
Optionally, the first sides are perpendicular to the second sides.
Optionally, the channel layer has a thickness of 5 nm to 40 nm in the direction perpendicular to the second sides.
Optionally, if the semiconductor device is an NMOS device, the channel layer includes a P-type super-steep retrograde well; and if the semiconductor device is a PMOS device, the channel layer includes an N-type super-steep retrograde well.
Optionally, in the direction perpendicular to the insulation layer, the gate covers at least the channel layer.
Optionally, the semiconductor device further comprises a semiconductor assistant base, and wherein the upper surface of the semiconductor assistant base is lower than the upper surface of the semiconductor base, the semiconductor assistant base abutting the first sides, and the source/drain regions are formed on the semiconductor assistant base.
Optionally, the semiconductor assistant base contains Si, if the semiconductor device is a PMOS device, the source/drain regions are made of Si1-XGeX; and if the semiconductor device is an NMOS device, the source/drain regions are made of Si:C.
Optionally, in the Si1-XGeX, X has a value ranging from 0.1 to 0.7.
Optionally, in the Si:C, C has an atomic percentage ranging from 0.2% to 2%.
Optionally, the cavity is filled with an insulation material.
Optionally, the insulation material is any one or a combination of: silicon nitride and silicon oxide.
The invention provides a method for forming a semiconductor device, comprising:
forming a semiconductor bottom on an insulation layer;
forming source/drain regions abutting opposite first sides of the semiconductor bottom;
forming gates at opposite second sides of the semiconductor bottom; and
removing a part of the semiconductor bottom to form a cavity in the semiconductor bottom, wherein the cavity exposes the insulation layer.
Optionally, the step for forming a semiconductor bottom comprises:
forming a first semiconductor layer, a stopping layer, a patterned sacrificial layer, a patterned protection layer, and a first sidewall spacer surrounding the patterned sacrificial layer and protection layer;
forming patterned stopping layer and first semiconductor layer by using the first sidewall spacer as a mask;
defining the source/drain regions, and removing the first sidewall spacer, the protection layer, and the sacrificial layer over the regions to expose the stopping layer; and
forming a second sidewall spacer surrounding the protection layer and the sacrificial layer,
and wherein, the step for forming the cavity in the semiconductor bottom comprises:
removing the protection layer, the sacrificial layer and the first semiconductor layer by using the first sidewall spacer and the second sidewall spacer as a mask, wherein the material of the stopping layer is different from that of the protection layer, the sacrificial layer, the first semiconductor layer, the first sidewall spacer or the second sidewall spacer.
Optionally, the first sides are perpendicular to the second sides.
Optionally, the first sidewall spacer has a thickness ranging from 5 nm to 40 nm in the direction perpendicular to the second sides.
Optionally, the step for forming the source/drain regions comprises:
removing the stopping layer and the first semiconductor layer of a partial thickness in the source/drain regions after the formation of the semiconductor bottom, so as to form source/drain base layers; and
forming a second semiconductor layer on the source/drain base layers.
Optionally, the first semiconductor layer contains Si, if the semiconductor device is a PMOS device, the second semiconductor layer is made of Si1-XGeX; and if the semiconductor device is an NMOS device, the second semiconductor layer is made of Si:C.
Optionally, in the Si1-XGex, X has a value ranging from 0.1 to 0.7.
Optionally, in the Si:C, C has an atomic percentage ranging from 0.2% to 2%.
Optionally, the method further comprises the following step before forming the second semiconductor layer on the source/drain base layers:
conducting a first ion implantation in the direction towards the first sides to form a diffusion region and a halo.
Optionally, the step for forming the gates comprises:
forming gate stacks before the defining of the source/drain regions, and wherein in the direction perpendicular to the insulation layer, the gate stacks cover at least the patterned first semiconductor layer.
Optionally, the method further comprises: conducting a second ion implantation in the cavity after the formation of the cavity to form a super-steep retrograde well.
Optionally, the method further includes: filling the cavity with an insulation material.
Optionally, the insulation material is any one or a combination of silicon nitride and silicon oxide.
Compared with the prior art, the technical solutions provided by the invention have the advantages below.
With the cavity formed in the semiconductor base, which has a channel region of the same thickness as the conventional device, the distance between the gates formed on the second sides of the semiconductor base can be increased, and so can the distance between the gate and the source/drain region, bringing a reduction in parasitic capacitances. Moreover, due to the introduced cavity, if the height of the semiconductor base remains, the peripheral area of the semiconductor base that has a channel region thickness the same as the prior art can be increased, hence increasing the cross-sectional area where the source/drain region meets the semiconductor base (This is because the width of the source/drain region is increased), and reducing the resistance of the source/drain region. Furthermore, the introducing of the cavity forms an isolation region between source and drain regions, which may alleviate short-channel effects.
By forming the sacrificial layer as well as the first and second sidewall spacers surrounding the sacrificial layer on the semiconductor layer located on the insulation layer, and then forming the semiconductor base with a self-aligning process by using the first and second sidewall spacers as a mask, the number of masks used may be reduced, and the process may be refined. With the gate made to cover at least the channel region in the direction perpendicular to the first sides, the effective area of the channel region may be increased, and the mobility of carriers in the channel region may be enhanced.
By forming a semiconductor assistant base and then forming the source/drain region on the semiconductor assistant base, the source/drain regions can be formed by epitaxial growth. If the semiconductor assistant base contains Si, then for PMOS devices, the source/drain regions may be made of Si1-XGeX; and for NMOS devices, the source/drain regions may be made of Si:C. This is good for further adjusting the stress in the channel region with the source/drain regions, and for increasing the mobility of carriers in the channel region. In addition, with the cavity introduced, the counter force imposed on the source/drain regions by a silicon layer filled in the cavity 124 no longer exists, increasing the stress generated by the source/drain regions. Therefore, for the semiconductor base that has a channel region thickness the same as the prior art, the stress in the channel region of the device can be adjusted in a wider range, which may help to further increase the mobility of carriers in the channel region.
By filling the cavity with an insulation material, the possibility of introducing contaminant into the cavity is reduced.
To form the source/drain regions by epitaxial growth, a source/drain base layer (a seed layer, which may be a remaining portion of the first semiconductor layer of a partial thickness) has to be formed in advance. After the formation of the source/drain base layer, the first semiconductor layer on the first sides of the semiconductor base will be partially exposed. Therefore, a first ion implantation may be conducted in the direction towards the first side to form doped regions (e.g., diffusion regions or the halos) in the channel region of the device, which is practicable and can reduce the space between adjacent semiconductor bottoms, hence reducing the area taken by the device and reducing manufacture costs.
By performing a second ion implantation in the cavity after it is formed, a Super-steep Retrograde Well (SSRW) can be formed in the semiconductor base, which may thin the depletion layer and further reduce the short channel effects.
All the sectional views below are derived from cutting a formed structure by a cutting line (AA′) shown in their respective top views.
A number of embodiments or examples implementing the technical solutions provided by the invention are described hereinafter, with particular components and particular arrangements. However, those components and arrangements are for illustration purposes only, and are not intended to limit the scope of the invention.
Moreover, different embodiments of the invention may use the same reference numerals and/or letters, which is for conciseness and clarity purposes, and does not represent the relationships between the embodiments and/arrangements described herein.
The invention provides examples with particular processes and/or materials; however, it shall be appreciated by those skilled in the art that alternative processes and/or materials may be used without deviation from the scope of the invention. It should be noted that, the relationships between the various areas described herein include any necessary extensions required by the process or techniques. For example, the term “perpendicular” refers to an angle between two planes that varies from 90° within a range allowed by the process or techniques.
As shown in
With the cavity 124 formed in the semiconductor base 120, which has a channel region of the same thickness as the conventional device, the distance between the gates 160 formed on the second sides 128 of the semiconductor base 120 can be increased, and so can the distance h′ between the gate 160 and the source/drain region 140, and bringing a reduction in parasitic capacitances. Moreover, due to the introduced cavity 124, if the height of the semiconductor base 120 remains, the peripheral area of the semiconductor base 120 that has a channel region thickness the same as the prior art can be increased, hence increasing the cross-sectional area where the source/drain region 140 meets the semiconductor base 120 (This is because the width d′ of the source/drain region 140 is increased), and reducing the resistance of the source/drain region 140. Furthermore, the introducing of the cavity 124 forms an isolation region between source and drain regions 140, which may alleviate short-channel effects.
Specifically, the semiconductor base 120 may be silicon formed on the insulation layer 100, and doped regions (e.g., diffusion regions or halos) are formed in the semiconductor base 120, to provide the channel region of the device. In a semiconductor device embodiment of the invention, a channel layer and a mask layer are sandwiched between each of the second sides 128 and the cavity 124, and the channel layer is sandwiched between the insulation layer 100 and the mask layer. The channel layer may be made of silicon (with a doped region formed), and in the direction perpendicular to the second side, the thickness of the channel layer is 5 nm˜40 nm. The mask layer may be made of silicon nitride, or stacked silicon oxide and silicon nitride. For NMOS devices, the channel layer may include a P-type SSRW. For PMOS devices, the channel layer may include an N-type SSRW. Specifically, the first side may be perpendicular to the second side.
The semiconductor device may further include a semiconductor assistant base 122 on each of the first sides 126, and the source/drain region 140 may be formed on the semiconductor assistant base 122. As an example, the semiconductor assistant base 122 may also be made of silicon, and the source/drain regions 140 may be formed on the semiconductor assistant base 122 by ion implantation. Moreover, the upper surface of the semiconductor assistant base 122 may be lower than the upper surface of the semiconductor base 120. In this specification, the term “upper surface” refers to a side of the semiconductor assistant base 122 or the semiconductor base 120 that is parallel to the insulation layer 100. The source/drain regions 140 may be formed on the semiconductor assistant base 122 by epitaxial growth. If the semiconductor assistant base 122 contains Si, then for PMOS devices, the source/drain regions 140 may be made of Si1-XGeX (with X ranging from 0.1˜0.7 adjustable according to process requirements, e.g., 0.2, 0.3, 0.4 or 0.6. The value of X is similar in other parts of this specification, therefore the discussion of which will be omitted); and for NMOS devices, the source/drain regions 140 may be made of Si:C (with C having an atomic percentage of 0.2%˜2%, e.g., 0.5%, 1% or 1.5% adjustable according to process requirements. The atomic percentage of C is similar in other parts of this specification, the discussion of which will be omitted). This is good for further adjusting the stress in the channel region with the source/drain regions 140, and for increasing the mobility of carriers in the channel region. In addition, with the cavity 124 introduced, the counter force imposed on the source/drain regions 140 by a silicon layer filled in the cavity 124 no longer exists, increasing the stress generated by the source/drain regions 140. Therefore, for the semiconductor base 120 that has a channel region thickness the same as the prior art, the stress in the channel region of the device can be adjusted in a wider range, which may help to further increase the mobility of carriers in the channel region.
The gates 160 may be formed on each of the second sides 128 with stacked gate dielectric layer 162 and work-function metal layer 164. The gate dielectric layer 162 may be made of a hafnium-based material, e.g., any one or more of: HfO2, HfSiO, HfSiON, HfTaO, HfSiO and HfZrO. The work-function metal layer 164 may include any one or more of: TiN, TiAlN, TaN and TaAlN. The gates 160 may be metal gates, preferably polysilicon gates, for better process control. In the direction perpendicular to the insulation layer 100, the gates 160 cover at least the channel layer.
In a semiconductor device embodiment of the invention, the cavity 124 may be filled with an insulation material 180, to reduce the possibility of introducing contaminant into the cavity. The insulation material 180 may be any one or more of: silicon nitride and silicon oxide.
The present invention also provides a method for forming a semiconductor device.
First, as shown in
In particular, the silicon layer 204 may have a thickness of 50 nm˜100 nm, e.g., 60 nm, 70 nm, 80 nm or 90 nm. The stopping layer 206 may have a thickness of 5 nm˜20 nm, e.g., 8 nm, 10 nm, 15 nm or 18 nm. The sacrificial layer 208 may have a thickness of 30 nm˜80 nm, e.g., 40 nm, 50 nm, 60 nm or 70 nm. The protection layer 220 may have a thickness of 20 nm˜50 nm, e.g., 25 nm, 30 nm, 35 nm or 40 nm. In the direction perpendicular to the second side, the thickness of first sidewall spacer 240 may be 5 nm˜40 nm, e.g., 10 nm, 20 nm, 25 nm or 30 nm.
Subsequently, as shown in
It should be noted that, the gate (actually a gate stack including the gate. The gate stack includes a stack of a gate dielectric layer, a work-function metal layer and a polysilicon layer. Alternatively, the polysilicon layer may be replaced with a stacked metal layer) may be formed after patterning the stopping layer and the silicon layer and before exposing the stopping layer in the source/drain regions.
Specifically, as shown in
Specifically, the gate dielectric layer 262 may have a thickness of 2 nm˜3 nm, e.g., 2.5 nm. Furthermore, an interfacial oxide layer may be formed prior to the formation of the gate dielectric layer 262. The interfacial oxide layer may have a thickness of 0.2 nm˜0.7 nm, e.g., 0.5 nm, not shown in the figure. The work-function metal layer 264 may have a thickness of 3 nm˜10 nm, e.g., 5 nm or 8 nm. The gate material layer 260 may have a thickness of 50 nm˜100 nm, e.g., 60 nm, 70 nm, 80 nm or 90 nm. The first assistant mask layer 282 may have a thickness of 2 nm˜5 nm, e.g., 3 nm or 4 nm. The second assistant mask layer 284 may have a thickness of 10 nm˜20 nm, e.g., 12 nm, 15 nm or 18 nm. The third assistant mask layer 286 may have a thickness of 10 nm˜20 nm, e.g., 12 nm, 15 nm or 18 nm. The source/drain base layer may have a thickness of 5 nm˜20 nm, e.g., 10 nm or 15 nm.
In practice, as shown in
Then, the cavity is formed. First, as shown in
Next, as shown in
Then, as shown in
Subsequently, as shown in
Furthermore, the scope of the invention is not limited to the processes, structures, manufacturing, materials, means, methods, and steps described in the specific embodiments here. Based on the disclosure of the invention, those skilled in the art shall appreciate that, for those processes, structures, manufacturing, materials, means, methods or steps known or to be developed, as long as their functions or effects are substantially the same as those in the corresponding embodiments described here, they are applicable without deviation from the scope of the invention.
Patent | Priority | Assignee | Title |
9373722, | Apr 19 2012 | Institute of Microelectronics, Chinese Academy of Sciences | Semiconductor structure and method for manufacturing the same |
9997635, | Jan 08 2016 | BOE TECHNOLOGY GROUP CO , LTD | Thin film transistor, manufacturing method and testing method thereof, array substrate and display device |
Patent | Priority | Assignee | Title |
5739057, | Nov 06 1995 | Method of making self-aligned dual gate MOSFET with an ultranarrow channel | |
6358806, | Jun 29 2001 | Bell Semiconductor, LLC | Silicon carbide CMOS channel |
6396108, | Nov 13 2000 | GLOBALFOUNDRIES U S INC | Self-aligned double gate silicon-on-insulator (SOI) device |
6413802, | Oct 23 2000 | The Regents of the University of California | Finfet transistor structures having a double gate channel extending vertically from a substrate and methods of manufacture |
6610576, | Dec 13 2001 | International Business Machines Corporation | Method for forming asymmetric dual gate transistor |
6709982, | Nov 26 2002 | GLOBALFOUNDRIES U S INC | Double spacer FinFET formation |
6727546, | Nov 13 2000 | GLOBALFOUNDRIES U S INC | Self-aligned triple gate silicon-on-insulator (SOI) device |
6762448, | Apr 03 2003 | Advanced Micro Devices, Inc. | FinFET device with multiple fin structures |
6800885, | Mar 12 2003 | GLOBALFOUNDRIES Inc | Asymmetrical double gate or all-around gate MOSFET devices and methods for making same |
6921963, | Jan 23 2003 | GLOBALFOUNDRIES U S INC | Narrow fin FinFET |
6939751, | Oct 22 2003 | International Business Machines Corporation | Method and manufacture of thin silicon on insulator (SOI) with recessed channel |
7456068, | Jun 08 2006 | Intel Corporation | Forming ultra-shallow junctions |
7601574, | Oct 25 2006 | GLOBALFOUNDRIES U S INC | Methods for fabricating a stress enhanced MOS transistor |
7679134, | Nov 26 2002 | GLOBALFOUNDRIES U S INC | FinFET device with multiple fin structures |
20020033511, | |||
20030178677, | |||
20040256647, | |||
20050112817, | |||
20050145941, | |||
20050156202, | |||
20060063332, | |||
20090026530, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 24 2011 | Institute of Microelectronics, Chinese Academy of Sciences | (assignment on the face of the patent) | / | |||
Jun 22 2011 | ZHU, HUILONG | Institute of Microelectronics, Chinese Academy of Sciences | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026566 | /0110 |
Date | Maintenance Fee Events |
May 01 2018 | M2551: Payment of Maintenance Fee, 4th Yr, Small Entity. |
Apr 30 2022 | M2552: Payment of Maintenance Fee, 8th Yr, Small Entity. |
Date | Maintenance Schedule |
Nov 25 2017 | 4 years fee payment window open |
May 25 2018 | 6 months grace period start (w surcharge) |
Nov 25 2018 | patent expiry (for year 4) |
Nov 25 2020 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 25 2021 | 8 years fee payment window open |
May 25 2022 | 6 months grace period start (w surcharge) |
Nov 25 2022 | patent expiry (for year 8) |
Nov 25 2024 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 25 2025 | 12 years fee payment window open |
May 25 2026 | 6 months grace period start (w surcharge) |
Nov 25 2026 | patent expiry (for year 12) |
Nov 25 2028 | 2 years to revive unintentionally abandoned end. (for year 12) |