A multi-layer substrate structure and a method for fabricating the same are provided. Thin metal foils are laminated on the top and bottom sides of a non-conductive layer so as to form a laminated substrate. A plurality of plated-through holes are formed in the laminated substrate and are then filled with an epoxy. The laminated substrate is then patterned and etched. epoxy layers are disposed on both sides of the laminated substrate. The laminated substrate is formed with a plurality of smaller plated-through holes extending through the epoxy layers and with a cavity to receive an integrated-circuit die. The through holes and the epoxy layers are metallized on both sides of the laminated substrate. The laminated substrate is patterned and etched again. A solder mask is applied on both sides of the laminated substrate so as to form selective wire bondable areas and selective solderable areas. The integrated circuit die is disposed in the center of the cavity and has a plurality of bonding pads. A plurality of bonding wires are connected between corresponding selective wire bondable areas on the laminated substrate and associated bonding pads on the die. The integrated circuit die and plurality of bonding wires are encapsulated with a plastic molding material. Finally, a plurality of solder balls are attached to the selective solderable areas.
|
18. A method for fabricating a multi-layer substrate structure comprising the steps of:
laminating top and bottom sides of a non-conductive layer with a thin metal foil so as to form a laminated substrate; forming a plurality of plated-through holes in the laminated substrate and then filling the same with an epoxy; patterning and etching the laminated substrate; applying an epoxy layer on both sides of the laminated substrate; forming a plurality of smaller through holes in the laminated substrate extending through the epoxy layers and said epoxy filled through holes; applying a conductive layer in the through holes and on the epoxy layer on both sides of the laminated substrate; forming a cavity in said laminated substrate so as to receive an integrated-circuit die; patterning and etching again the laminated substrate; applying a solder mask on both sides of the laminated structure so as to form selective wire bondable areas and selective solderable areas; attaching an integrated-circuit die having a plurality of bonding pads in the center of the cavity; connecting a plurality of bonding wires between corresponding selective wire bondable areas on the laminated substrate and associated bonding pads on the die; encapsulating the integrated-circuit die and the plurality of bonding wires with a plastic molding material; and attaching a plurality of solder balls to the selective solderable areas.
1. A multi-layer substrate structure comprising:
a non-conductive layer having top and bottom sides; a first thin metal foil being laminated on the top side of said non-conductive layer; a second thin metal foil being laminated on the bottom side of said non-conductive layer, said non-conductive layer being sandwiched between said first and second metal foils so as to form a laminated substrate; said laminated substrate being formed with a plurality of plated-through holes which are filled with an epoxy; said laminated substrate being patterned and etched; epoxy layers being disposed on both sides of the laminated substrate; said laminated substrate being formed with a plurality of smaller through holes extending through said epoxy layers and said epoxy filled through holes, and with a cavity to receive an integrated-circuit die; said laminated substrate and the through holes being metallized with a conductive layer; said laminated substrate being patterned and etched again; a solder mask being applied on both sides of the laminated substrate so as to form selective wire bondable areas and selective solderable areas; an integrated-circuit die being disposed in the center of said cavity and having a plurality of bonding pads; a plurality of bonding wires connected between corresponding selective wire bondable areas on said laminated substrate and associated bonding pads on said die; said integrated-circuit die and said plurality of bonding wires being encapsulated with a plastic molding material; and a plurality of solder balls being attached to the selective solderable areas.
9. A multi-layer substrate structure comprising:
a non-conductive layer having top and bottom sides; a first thin metal foil being laminated on the top side of said non-conductive layer; a second thin metal foil being laminated on the bottom side of said non-conductive layer, said non-conductive layer being sandwiched between said first and second metal foils so as to form a laminated substrate; said laminated substrate being formed with a plurality of plated-through holes which are filled with an epoxy; said laminated substrate being patterned and etched; epoxy layers being disposed on both sides of the laminated substrate; said laminated substrate being formed with a plurality of smaller through holes extending through said epoxy layers and said epoxy filled through holes, and with a cavity to receive an integrated-circuit die; said laminated substrate being metallized in the through holes and on the disposed epoxy layers on both sides of the laminated substrate; said laminated substrate being patterned and etched again; a solder mask being applied on both sides of the laminated substrate so as to form selective wire bondable areas and selective solderable areas; an integrated-circuit die being disposed in the center of said cavity and having a plurality of bonding pads; a plurality of bonding wires connected between corresponding selective wire bondable areas on said laminated substrate and associated bonding pads on said die; a non-conductive lid being disposed on said laminated substrate so as to overlie said integrated-circuit die and said plurality of bonding wires; and a plurality of solder balls being attached to the selective solderable areas.
2. A multi-layer substrate structure as claimed in
3. A multi-layer substrate structure as claimed in
4. A multi-layer substrate structure as claimed in
5. A multi-layer substrate structure as claimed in
6. A multi-layer substrate structure as claimed in
7. A multi-layer substrate structure as claimed in
8. A multi-layer substrate structure as claimed in
10. A multi-layer substrate structure as claimed in
11. A multi-layer substrate structure as claimed in
12. A multi-layer substrate structure as claimed in
13. A multi-layer substrate structure as claimed in
14. A multi-layer substrate structure as claimed in
15. A multi-layer substrate structure as claimed in
16. A multi-layer substrate structure as claimed in
17. A multi-layer substrate structure as claimed in
19. A method for fabricating a multi-layer substrate structure as claimed in
20. A method for fabricating a multi-layer substrate structure as claimed in
21. A method for fabricating a multi-layer substrate structure as claimed in
22. A method for fabricating a multi-layer substrate structure as claimed in
|
This invention relates generally to integrated circuit package assemblies and more particularly, it relates to an integrated circuit chip package having an improved multi-layer substrate structure.
As is generally known in the art of integrated circuit packaging, an integrated circuit is formed on a small, substantially planar, piece of semiconductor such as silicon, known as a chip or die and is typically mounted in a cavity formed on a mounting substrate. The mounting substrate may be in the form of a printed circuit board having a plurality of conductive traces disposed internally therein. The die generally contains a number of circuits therein and includes a plurality of bonding pads disposed on its top surface adjacent its peripheral edges. Very thin gold bonding-wires have their one ends bonded to the corresponding pads on the integrated-circuit die and their other ends bonded to the corresponding ends of the conductive traces. The conductive traces are electrically connected to respective pins located in the printed circuit board and extending through respective plated-through holes formed therein. A lid is used to protect and hermetically seal the integrated-circuit die within the cavity in the printed circuit board.
As the number of pins in the printed circuit board increases due to higher die densities and larger die sizes, the amount of real estate occupied by the substrate will increase correspondingly. Due to the increased trend for higher die densities and larger die sizes, there has been placed a demand on packaging designers to move toward utilizing multi-layer substrates. However, since the use of increased number of substrates is generally more expensive, this has caused increased manufacturing costs. Further, as the number of pins increases there is also an increase in the number of plated-through holes required, thereby increasing the size of the substrate real estate.
Accordingly, it would be desirable to provide an improved multi-layer substrate structure which reduces the number of substrate layers used as well as the overall size of the substrate real estate in printed circuit board assemblies, thereby resulting in lower manufacturing costs. It would also be expedient to provide a multi-layer substrate structure which permits bond wires to be directly attached thereto so as to eliminate and reduce the requirement for longer metal conductive traces or lead frames.
Accordingly, it is a general object of the present invention to provide an integrated circuit chip package having an improved multi-layer substrate structure which is relatively simple in its construction and is easy to manufacture and assemble.
It is an object of the present invention to provide an improved multi-layer substrate structure which reduces the number of substrate layers used as well as the overall size of the substrate real estate in printed circuit board assemblies.
It is another object of the present invention to provide an improved multi-layer substrate which permits bond wires to be attached directly thereto so as to eliminate and reduce the requirement for longer metal conductive traces or lead frames.
It is still another object of the present invention to provide a method for fabricating a multi-layer substrate structure of a simple construction, thereby reducing manufacturing costs.
In accordance with these aims and objectives, the present invention is concerned with the provision of an improved multi-layer substrate structure and a method for fabricating the same. A first thin metal foil is laminated on the top side of a non-conductive layer. A second thin metal foil is laminated on the bottom side of the non-conductive layer. The non-conductive layer is sandwiched between the first and second metal foils so as to form a laminated substrate. The laminated substrate is formed with a plurality of plated-through holes which are filled with an epoxy. The laminated substrate is then patterned and etched. Epoxy layers are disposed on both sides of the laminated substrate.
Then the epoxy filled plated through holes are drilled with smaller holes. The smaller holes and the new epoxy layers are now metallized and patterned with a cavity for receiving an integrated-circuit die. The laminated substrate is patterned and etched again. A solder mask is applied to both sides of the laminated substrate so as to form selective wire bondable areas and selective solderable areas. The integrated-circuit die is disposed in the center of the cavity and has a plurality of bonding pads. A plurality of bonding wires are connected between corresponding selective wire bondable areas on the laminated substrate and associated bonding pads on the die. The integrated-circuit die and the plurality of bonding wires are encapsulated with a plastic encapsulation material or a lid. Finally, a plurality of solder balls are attached to the selected solderable areas.
The accompanying drawings, which are incorporated in and form a part of this specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention:
FIGS. 1(a) through 1(d) show the beginning steps for producing a multilayer substrate structure of FIG. 4, constructed in accordance with the principles of the present invention;
FIGS. 2(a) through 2(c) show subsequent intermediate stages for producing the multi-layer substrate of FIG. 4;
FIGS. 3(a) through 3(e) show further subsequent intermediate stages for producing the multi-layer substrate structure of FIG. 4;
FIG. 4 is a cross-sectional view of the multi-layer substrate structure produced in accordance with the teachings of the invention; and
FIG. 5 is a cross-sectional view of a second embodiment of the multi-layer substrate structure of the present invention.
Reference will now be made in detail to the preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with the preferred embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. FIGS. 1(a)-1(d) illustrate the initial steps for producing an integrated circuit chip package 110 of FIG. 4 having an improved multi-layer substrate structure of the present invention. FIGS. 2(a)-2(c) show the subsequent and intermediate steps for producing the integrated circuit chip package 110. FIGS. 3(a)-3(e) depict the further subsequent and intermediate steps for producing the integrated circuit chip package 110. FIG. 4 is a cross-sectional view of the improved integrated circuit chip package 110 produced in accordance with the steps taught in FIGS. 1 through 3. FIG. 5 illustrates a second embodiment of the integrated circuit chip package 210 which is substantially identical to FIG. 4, except that the encapsulation is replaced with a lid.
With particular reference to FIGS. 1(a)-1(c), a non-conductive, hermetic material 10 functioning as an insulator is provided and may be comprised of either ceramic, molded plastic, polyimide, FR-4 glass-epoxy, or other suitable material. The non-conductive material 10 is preferably formed of a layer of epoxy which is then laminated on both its top and bottom sides with thin sheets 12a and 12b of metal foil. The metal foils are preferably formed of copper or other similar highly conductive material. This is depicted in FIG. 1(a) as a copper laminated substrate 14.
Next, holes 16 are readily formed in the copper laminate substrate 14 extending through the epoxy 10 from the metal foil 12a to the metal foil 12b by conventional drilling techniques, e.g., conventional mechanical or laser drilling techniques, as illustrated in FIG. 1(b). Thereafter, conductive vias 18a and 18b are formed as plated-through holes in the laminated substrate 14 by means of depositing a conductive metal 20 such as copper. This is depicted in FIG. 1(c). Then, the conductive vias 18a, 18b are filled with an epoxy 22 which is shown in FIG. 1(b).
Now with reference with FIGS. 2(a)-2(c), the laminated substrate 14 is patterned and etched as is desired which is shown in FIG. 2(a). Next, layers 24a and 24b of epoxy are applied on the respective top and bottom sides of the laminated substrate 14 and are subsequently cured, which is shown in FIG. 2(b). The epoxy-filled conductive vias are then re-drilled so as to form holes 26a and 26b of a smaller diameter within the epoxy-filled plated-through holes. At the same time, a cavity 28 is routed in the center of the laminated substrate 14 to receive an integrated-circuit die.
The smaller diameter holes 26a, 26b and new epoxy layers 24a, 24b are now plated with a conductive metal layer 30. This new conductive metal layer 30 is then patterned and etched as is desired. These steps are illustrated in FIGS. 3(a) and 3(b). Next, a solder mask 32 is applied, preferably using a screen printing or photo imaging procedure known in the art. During such procedure, the entire exposed surfaces of the conductive metal layer 30 is covered with a compatible material, except for selective wire bondable areas 34 and for selective solderable areas 36 where it is desired to have the solder balls applied, and is subsequently cured. This step is shown in FIG. 3(c).
A semiconductor integrated circuit die 38 is connected to the central region of the cavity 28. Then, very thin gold bonding wires 40 have their one ends bonded to corresponding bonding pads (not shown) on the integrated-circuit die 38 and their other ends bonded to the associated selective wire bondable areas 34. This is illustrated in FIG. 3(d). After the die bonding process, the die 38 and bonding wires 40 are encapsulated with a plastic molding material 42 as shown in FIG. 3(e).
Finally, a plurality of solder balls 44 are attached to the selective solderable areas 36 in order to form the completed integrated circuit chip package 110 shown in FIG. 4. The solder balls 44 are finished with eutectic solder bumps, preferably 63% tin (Sn) and 37% lead (Pb) so as to reflow during a next assembly process for surface mounting the solder balls 44 to both the integrated circuit chip package 110 and to the next-level board (i.e., motherboard). One technique suitable for mounting the solder balls 44 to the selective solderable areas is the so-called C-4 (controlled collapse chip connection) technology.
Alternatively, instead of the encapsulation process of FIG. 3(e), a non-conductive lid 46 is provided to protect and hermetically seal the integrated-circuit die within the cavity in the laminated structure. The non-conductive lid 46 is typically formed of a ceramic or plastic material. The lid is attached and sealed around its peripheral edges to the solder mask via a layer 48 of conductive eutectic sealing material.
Unlike the prior art, the integrated circuit chip package having the multi-layer substrate structure of the present invention has eliminated and reduced the requirements for longer metal conductive traces or lead frames. As a result, the present technique for fabricating the multi-layer substrate structure is less expensive.
From the foregoing detailed description, it can thus be seen that the present invention provides an integrated circuit chip package having an improved multi-layer substrate structure and a method for fabricating the same which is of a relatively simple construction and is low-cost to manufacture and assemble.
Hamzehdoost, Ahmad, Manteghi, Kamran
Patent | Priority | Assignee | Title |
10068938, | Oct 04 2001 | Sony Corporation | Solid image-pickup device with flexible circuit substrate |
10242972, | Feb 06 2015 | Siliconware Precision Industries Co., Ltd. | Package structure and fabrication method thereof |
10448509, | Feb 20 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Electronic device assemblies including conductive vias having two or more conductive elements |
10535626, | Jul 10 2015 | ADEIA SEMICONDUCTOR TECHNOLOGIES LLC | Structures and methods for low temperature bonding using nanoparticles |
10600715, | Apr 27 2006 | International Business Machines Corporation | Integrated circuit chip packaging |
10818572, | Apr 27 2006 | International Business Machines Corporation | Integrated circuit chip packaging including a heat sink topped cavity |
10886250, | Jul 10 2015 | ADEIA SEMICONDUCTOR TECHNOLOGIES LLC | Structures and methods for low temperature bonding using nanoparticles |
10892246, | Jul 10 2015 | ADEIA SEMICONDUCTOR TECHNOLOGIES LLC | Structures and methods for low temperature bonding using nanoparticles |
11296005, | Sep 24 2019 | Analog Devices, Inc | Integrated device package including thermally conductive element and method of manufacturing same |
11388821, | Nov 14 2017 | International Business Machines Corporation | Thin film capacitors for core and adjacent build up layers |
11710718, | Jul 10 2015 | ADEIA SEMICONDUCTOR TECHNOLOGIES LLC | Structures and methods for low temperature bonding using nanoparticles |
5796163, | May 23 1997 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Solder ball joint |
5822851, | Dec 24 1993 | Micron Technology, Inc | Method of producing a ceramic package main body |
5854512, | Sep 20 1996 | VLSI Technology, Inc. | High density leaded ball-grid array package |
5943216, | Jun 03 1997 | HANGER SOLUTIONS, LLC | Apparatus for providing a two-sided, cavity, inverted-mounted component circuit board |
5949030, | Nov 14 1997 | International Business Machines Corporation | Vias and method for making the same in organic board and chip carriers |
5962922, | Mar 18 1998 | Cavity grid array integrated circuit package | |
6008529, | Jun 25 1998 | Bily Wang | Laser diode package |
6009620, | Jul 15 1998 | International Business Machines Corporation | Method of making a printed circuit board having filled holes |
6020629, | Jun 05 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked semiconductor package and method of fabrication |
6043559, | Sep 09 1996 | Intel Corporation | Integrated circuit package which contains two in plane voltage busses and a wrap around conductive strip that connects a bond finger to one of the busses |
6060774, | Feb 12 1997 | LAPIS SEMICONDUCTOR CO , LTD | Semiconductor device |
6060778, | May 17 1997 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Ball grid array package |
6077728, | Dec 24 1993 | NGK Spark Plug Co., Ltd. | Method of producing a ceramic package main body |
6084298, | Mar 10 1995 | NEC Corporation | Manufacturing of semiconductor device |
6144090, | Feb 13 1997 | Fujitsu Limited | Ball grid array package having electrodes on peripheral side surfaces of a package board |
6147869, | Nov 24 1997 | International Rectifier Corp. | Adaptable planar module |
6228683, | Sep 20 1996 | NXP B V | High density leaded ball-grid array package |
6235554, | Nov 27 1995 | Round Rock Research, LLC | Method for fabricating stackable chip scale semiconductor package |
6249053, | Feb 16 1998 | SUMITOMO METAL SMI ELECTRONICS DEVICES INC | Chip package and method for manufacturing the same |
6271056, | Jun 05 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked semiconductor package and method of fabrication |
6350954, | Jan 24 2000 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Electronic device package, and method |
6440770, | Sep 09 1996 | Intel Corporation | Integrated circuit package |
6451624, | Jun 05 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stackable semiconductor package having conductive layer and insulating layers and method of fabrication |
6465882, | Jul 21 2000 | Bell Semiconductor, LLC | Integrated circuit package having partially exposed conductive layer |
6479764, | May 10 2000 | International Business Machines Corporation | Via structure with dual current path |
6495394, | Feb 16 1999 | Sumitomo Metal (SMI) Electronics Devices Inc. | Chip package and method for manufacturing the same |
6501165, | Jun 05 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stackable semiconductor package having conductive layer and insulating layers and method of fabrication |
6538213, | Feb 18 2000 | Invensas Corporation | High density design for organic chip carriers |
6564454, | Dec 28 2000 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Method of making and stacking a semiconductor package |
6582992, | Nov 16 2001 | Round Rock Research, LLC | Stackable semiconductor package and wafer level fabrication method |
6611052, | Nov 16 2001 | Round Rock Research, LLC | Wafer level stackable semiconductor package |
6614104, | Jun 05 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stackable semiconductor package having conductive layer and insulating layers |
6620650, | Feb 16 1998 | Sumitomo Metal (SMI) Electronics Devices Inc. | Chip package and method for manufacturing the same |
6642612, | Feb 29 2000 | Advanced Semiconductor Engineering, Inc. | Lead-bond type chip package and manufacturing method thereof |
6670557, | Oct 23 2000 | ENDRESS & HAUSER CONDUCTA GESELLSCHAFT FUR MESS-UND REGELTECHNIK MBH & CO | Design for constructing an input circuit to receive and process an electrical signal |
6717071, | Aug 11 2000 | Industrial Technology Research Institute | Coaxial via hole and process of fabricating the same |
6782611, | Dec 19 1997 | Intel Corporation | Method of assembling a multi-chip device |
6790760, | Jul 21 2000 | Bell Semiconductor, LLC | Method of manufacturing an integrated circuit package |
6861345, | Aug 27 1999 | Micron Technology, Inc. | Method of disposing conductive bumps onto a semiconductor device |
6861737, | Dec 30 1996 | Samsung Electronics Co., Ltd. | Semiconductor device packages having semiconductor chips attached to circuit boards, and stack packages using the same |
6876088, | Jan 16 2003 | International Business Machines Corporation | Flex-based IC package construction employing a balanced lamination |
6879493, | Apr 16 1999 | Matsushita Electric Industrial Co., Ltd. | Module component and method of manufacturing the same |
6927485, | Aug 14 2002 | Siliconware Precision Industries Co., Ltd. | Substrate for semiconductor package |
6934160, | Feb 28 2001 | Siemens Aktiengesellschaft | Printed circuit board arrangement |
6962866, | Mar 02 2000 | Micron Technology, Inc. | System-on-a-chip with multi-layered metallized through-hole interconnection |
6984886, | Mar 02 2000 | Micron Technology, Inc. | System-on-a-chip with multi-layered metallized through-hole interconnection |
7091424, | Oct 10 2002 | International Business Machines Corporation | Coaxial via structure for optimizing signal transmission in multiple layer electronic device carriers |
7129567, | Aug 31 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Substrate, semiconductor die, multichip module, and system including a via structure comprising a plurality of conductive elements |
7253510, | Jan 16 2003 | ULTRATECH, INC | Ball grid array package construction with raised solder ball pads |
7276800, | Apr 26 2005 | Phoenix Precision Technology Corporation | Carrying structure of electronic components |
7282784, | Aug 31 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of manufacture of a via structure comprising a plurality of conductive elements and methods of forming multichip modules including such via structures |
7294921, | Mar 02 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System-on-a-chip with multi-layered metallized through-hole interconnection |
7329945, | Dec 19 1995 | Round Rock Research, LLC | Flip-chip adaptor package for bare die |
7344915, | Mar 14 2005 | Advanced Semiconductor Engineering, Inc. | Method for manufacturing a semiconductor package with a laminated chip cavity |
7348496, | Dec 08 2000 | Intel Corporation | Circuit board with organic dielectric layer |
7352052, | Apr 30 2004 | Kioxia Corporation | Semiconductor device and manufacturing method therefor |
7355267, | Aug 31 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Substrate, semiconductor die, multichip module, and system including a via structure comprising a plurality of conductive elements |
7358445, | Mar 14 1997 | Matsushita Electric Industrial Co., Ltd. | Circuit substrate and apparatus including the circuit substrate |
7360308, | Oct 10 2002 | International Business Machines Corporation | Coaxial via structure for optimizing signal transmission in multiple layer electronic device carriers |
7365421, | Nov 05 2004 | POLIGHT TECHNOLOGIES LTD | IC chip package with isolated vias |
7381591, | Dec 19 1995 | Round Rock Research, LLC | Flip-chip adaptor package for bare die |
7385143, | Jan 14 2005 | AU Optronics Corporation | Thermal bonding structure and manufacture process of flexible printed circuit board |
7394027, | Dec 17 2004 | Advanced Micro Devices, Inc. | Multi-layer printed circuit board comprising a through connection for high frequency applications |
7404250, | Dec 02 2005 | Cisco Technology, Inc.; Cisco Technology, Inc | Method for fabricating a printed circuit board having a coaxial via |
7495316, | Aug 31 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming conductive vias and methods of forming multichip modules including such conductive vias |
7549222, | May 10 2004 | Fujitsu Limited | Method of producing wiring board |
7594322, | Jan 12 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of fabricating substrates including at least one conductive via |
7603772, | Jan 12 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of fabricating substrates including one or more conductive vias |
7608904, | Sep 23 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor device components with conductive vias and systems including the components |
7629541, | Jun 19 2006 | TTM TECHNOLOGIES NORTH AMERICA, LLC | High speed interposer |
7666788, | Sep 23 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods for forming conductive vias in semiconductor device components |
7701039, | Oct 09 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor devices and in-process semiconductor devices having conductor filled vias |
7755909, | Nov 27 2006 | Samsung Electronics Co., Ltd. | Slim design main board |
7767913, | Feb 20 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Electronic devices including conductive vias having two or more conductive elements for providing electrical communication between traces in different planes in a substrate, and accompanying methods |
7812442, | Jun 12 2002 | Samsung Electronics Co., Ltd. | High-power ball grid array package, heat spreader used in the BGA package and method for manufacturing the same |
7816754, | Jan 16 2003 | ULTRATECH, INC | Ball grid array package construction with raised solder ball pads |
7875811, | Jun 19 2006 | TTM TECHNOLOGIES NORTH AMERICA, LLC | High speed interposer |
7932605, | Apr 30 2004 | Kioxia Corporation | Semiconductor device and manufacturing method therefor |
8049317, | Dec 19 1995 | Round Rock Research, LLC | Grid array packages |
8084696, | Nov 14 2008 | Samsung Electro-Mechanics Co., Ltd. | Printed circuit board and manufacturing method thereof |
8148263, | Sep 23 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods for forming conductive vias in semiconductor device components |
8153516, | Jan 16 2003 | ULTRATECH, INC | Method of ball grid array package construction with raised solder ball pads |
8164175, | Dec 19 1995 | Round Rock Research, LLC | Stackable semiconductor device assemblies |
8198138, | Dec 19 1995 | Round Rock Research, LLC | Methods for providing and using grid array packages |
8299598, | Dec 19 1995 | Round Rock Research, LLC | Grid array packages and assemblies including the same |
8330272, | Jul 08 2010 | TESSERA INC ; Tessera, Inc | Microelectronic packages with dual or multiple-etched flip-chip connectors |
8351216, | Jul 09 2007 | Power Concepts NZ Limited | Layered structure connection and assembly |
8354743, | Jan 27 2010 | Honeywell International Inc. | Multi-tiered integrated circuit package |
8426743, | Feb 20 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Electronic device assemblies including conductive vias having two or more conductive elements |
8531039, | Dec 30 2003 | Tessera, Inc. | Micro pin grid array with pin motion isolation |
8580607, | Jul 27 2010 | Tessera, Inc | Microelectronic packages with nanoparticle joining |
8604348, | Oct 06 2003 | Tessera, Inc. | Method of making a connection component with posts and pads |
8641913, | Oct 06 2003 | Tessera, Inc | Fine pitch microcontacts and method for forming thereof |
8723318, | Jul 08 2010 | Tessera, Inc. | Microelectronic packages with dual or multiple-etched flip-chip connectors |
8853558, | Dec 10 2010 | Tessera, Inc | Interconnect structure |
8884448, | Sep 28 2007 | Tessera, Inc. | Flip chip interconnection with double post |
9030001, | Jul 27 2010 | Tessera, Inc | Microelectronic packages with nanoparticle joining |
9084360, | Feb 20 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Electronic device assemblies including conductive vias having two or more conductive elements |
9287207, | Sep 23 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods for forming conductive vias in semiconductor device components |
9397063, | Jul 27 2010 | Tessera, Inc. | Microelectronic packages with nanoparticle joining |
9451696, | Sep 29 2012 | Intel Corporation | Embedded architecture using resin coated copper |
9455286, | Oct 04 2001 | Sony Corporation | Solid image-pickup device with through hole passing through substrate |
9496236, | Dec 10 2010 | Tessera, Inc. | Interconnect structure |
9533878, | Dec 11 2014 | Analog Devices, Inc.; Analog Devices, Inc | Low stress compact device packages |
9633971, | Jul 10 2015 | Invensas Corporation | Structures and methods for low temperature bonding using nanoparticles |
9679865, | Nov 08 2013 | SK Hynix Inc. | Substrate for semiconductor package and semiconductor package having the same |
9731959, | Sep 25 2014 | Analog Devices, Inc. | Integrated device packages having a MEMS die sealed in a cavity by a processor die and method of manufacturing the same |
9741644, | May 04 2015 | Honeywell International Inc.; HONEYWELL INTERNATIONAL INC , PATENT SERVICES M S AB 2B | Stacking arrangement for integration of multiple integrated circuits |
9818713, | Jul 10 2015 | Invensas Corporation | Structures and methods for low temperature bonding using nanoparticles |
9984971, | Nov 15 2012 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming metal pad structures over TSVS to reduce shorting of upper metal layers |
RE43112, | May 04 1998 | Round Rock Research, LLC | Stackable ball grid array package |
Patent | Priority | Assignee | Title |
4170819, | Apr 10 1978 | International Business Machines Corporation | Method of making conductive via holes in printed circuit boards |
4211603, | May 01 1978 | Merix Corporation | Multilayer circuit board construction and method |
5319159, | Dec 15 1992 | Sony Corporation; YKC Corporation | Double-sided printed wiring board and method of manufacture thereof |
5487218, | Nov 21 1994 | Invensas Corporation | Method for making printed circuit boards with selectivity filled plated through holes |
5557503, | May 12 1995 | International Business Machines Corporation | Circuit card having a large module strain relief and heat sink support |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 15 1996 | HAMZEHDOOST, AHMAD | VLSI Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 008276 | /0923 | |
Sep 16 1996 | MANTEGHI, KAMRAN | VLSI Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 008276 | /0923 | |
Sep 19 1996 | VLSI Technology, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 30 2000 | ASPN: Payor Number Assigned. |
Apr 27 2001 | M183: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 09 2005 | REM: Maintenance Fee Reminder Mailed. |
Nov 18 2005 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Nov 18 2000 | 4 years fee payment window open |
May 18 2001 | 6 months grace period start (w surcharge) |
Nov 18 2001 | patent expiry (for year 4) |
Nov 18 2003 | 2 years to revive unintentionally abandoned end. (for year 4) |
Nov 18 2004 | 8 years fee payment window open |
May 18 2005 | 6 months grace period start (w surcharge) |
Nov 18 2005 | patent expiry (for year 8) |
Nov 18 2007 | 2 years to revive unintentionally abandoned end. (for year 8) |
Nov 18 2008 | 12 years fee payment window open |
May 18 2009 | 6 months grace period start (w surcharge) |
Nov 18 2009 | patent expiry (for year 12) |
Nov 18 2011 | 2 years to revive unintentionally abandoned end. (for year 12) |