Owing to the above, even with the single-layer gate process such as single-layer polysilicon gate process, it is possible to obtain a semiconductor integrated circuit such as system LSI in which a nonvolatile memory which is excellent in data retention capability is merged and packaged with a DRAM etc. Further, since the nonvolatile memory of high reliability can be formed without adding any step to a related art manufacturing process, such as a standard CMOS manufacturing process, the present invention may be readily applied to an LSI in which the nonvolatile memory and a logic LSI, or the nonvolatile memory and a DRAM are merged and packaged on an identical semiconductor substrate. Accordingly, a system LSI in which a flash memory is merged and packaged can be provided without increasing the cost of manufacture.
|
1. A semiconductor integrated circuit device on a semiconductor substrate, comprising:
an internal circuit which includes p-channel MIS transistors and N-channel MIS transistors, each of which has a gate electrode of a first level polycrystalline silicon layer; an electrically programmable and erasable non-volatile memory which includes a plurality of memory cells, each memory cell including a floating gate of the first level polycrystalline silicon layer and a control gate of a semiconductor region in the semiconductor substrate; and a volatile memory coupled to receive data stored in the electrically programmable and erasable non-volatile memory.
6. A semiconductor integrated circuit device formed on a semiconductor substrate by a single layer polycrystalline silicon process, comprising:
an internal circuit which includes p-channel MIS transistors and N-channel MIS transistors, each of which has a gate electrode of a single polycrystalline silicon layer; an electrically programmable and erasable non-volatile memory which includes a plurality of memory cells, each memory cell having a floating gate of the single polycrystalline silicon layer and a control gate of a semiconductor region in the semiconductor substrate; and a volatile memory coupled to receive data stored in the electrically programmable and erasable non-volatile memory.
2. A semiconductor integrated circuit device according to
3. A semiconductor integrated circuit device according to
an external input/output circuit coupled to the internal circuit, wherein the external input/output circuit includes p-channel MIS transistors and N-channel MIS transistors having gate insulating films whose thickness are substantially equal to that of the gate insulating films of the memory cells.
4. A semiconductor integrated circuit device according to
5. A semiconductor integrated circuit device according to
7. A semiconductor integrated circuit device according to
8. A semiconductor integrated circuit device according to
an external input/output circuit coupled to the internal circuit, wherein the external input/output circuit includes p-channel MIS transistors and N-channel MIS transistors having gate insulating films whose thickness are substantially equal to that of the gate insulating films of the memory cells.
9. A semiconductor integrated circuit device according to
10. A semiconductor integrated circuit device according to
|
The present application is a continuation of application Ser. No. 09/493,280 filed on Jan. 28, 2000, now U.S. Pat. No. 6,614,684 the contents of which are incorporated by reference herein.
The present invention relates to a semiconductor integrated circuit having electrically erasable and programmable nonvolatile memory elements. More particularly, the invention relates, for example, to techniques which are effective when applied to a semiconductor integrated circuit having a nonvolatile memory wherein two nonvolatile memory elements are used as a storage unit.
In recent years, as a memory device in which data or program-constituting data are stored, substantial public attention has been directed to a flash EEPROM (hereinbelow, termed "flash memory"), which is a nonvolatile storage device from/into which stored data/data to be stored are electrically erasable/programmable collectively in predetermined units. The flash memory has its memory cells configured of electrically erasable and programmable nonvolatile memory elements, and it is capable of erasing data or program-constituting data once written into the memory cells and rewriting (programming) new data or program-constituting data into the memory cells.
Therefore, for the purpose of, e.g., altering data, correcting the bugs of a program or updating a program after a flash memory or a macrocomputer having a built-in flash memory has been assembled into an application system, data or data constituting the program as stored in the flash memory can be altered, so that the term necessary for the development of the application system can be shortened, and so that the flexibility of the development of the program of the application system is enhanced.
On the other hand, in recent years, note has also been taken of a system semiconductor device (hereinbelow, also termed "system LSI") wherein one system can be constructed of a single semiconductor integrated circuit device by forming on a single semiconductor substrate a central processing unit (hereinbelow, also termed "CPU") as a data control device, a dynamic random access memory (hereinbelow, also termed "DRAM") as a large-scale storage device, a static random access memory (hereinbelow, also termed "SRAM") as a high-speed storage device or cache memory, and other functional circuits. Such a system LSI is effective for reducing the size of a printed circuit board or packaging circuit board, etc., and especially for reducing the size and lightening the weight of a portable telephone set, a portable data terminal, and similar portable equipment.
Incidentally, after the completion of the present invention, the inventors investigated into known examples from a viewpoint-A and a viewpoint-B, as stated below.
The viewpoint-A concerns the use of a polysilicon gate of single layer for forming the memory cell of a nonvolatile memory, while the viewpoint-B concerns the use of two memory cells in a differential fashion.
As a result, regarding the viewpoint-A, there have been found the official gazette of U.S. Pat. No. 5,440,159, the official gazette of U.S. Pat. No. 5,504,706, the official gazette of Japanese Patent Application Laid-open No. 212471/1992 (the official gazette of corresponding U.S. Pat. No. 5,457,335), and Oosaki et al., "A single Ploy EEPROM Cell Structure for Use in Standard CMOS Processes", "IEEE Journal of solid sate circuits", VOL. 29, NO. 3, March 1994, pp 311-316.
On the other hand, regarding the viewpoint-B, there have been found the official gazettes of Japanese Patent Applications Laid-open No. 163797/1992, No. 263999/1989, No. 74392/1992, No. 127478/1992, No. 129091/1992 and No. 268180/1994, and the official gazette of U.S. Pat. No. 5,029,131.
By the way, the official gazette of Japanese Patent Application Laid-open No. 212471/1992 discloses also a technique which utilizes an electrically programmable nonvolatile memory (EPROM) as a remedy circuit for a read only memory (ROM). Further, the official gazette contains the statement that the nonvolatile memory element of single-layer gate structure according to this invention can be utilized also as an electrically programmable and erasable nonvolatile memory element which executes programming with hot carriers and executes erasing with a tunneling current by applying a high voltage to a source or a drain, or which executes programming and erasing with tunneling currents.
The documents found by the investigation into the known examples have not disclosed at all the possibility that nonvolatile memory cells, each employing a single polysilicon layer may be utilized in a differential form, a discussion concerning the relationship between the initial threshold voltage of the memory cells (the threshold voltage in a thermal equilibrium state) and a word line potential in a data readout mode, in the case where the nonvolatile memory cells each employing the single polysilicon layer are utilized in the differential form, and so forth.
In addition, the following facts have been revealed by the inventors.
It has been found by the inventors that even a memory cell structure in the differential form has a first problem in that the occurring rate of readout faults ascribable to the deterioration of charge retention characteristics are greatly affected by the states of an initial threshold voltage under which no charge exists in a floating gate, threshold voltages in write and erase states, and a word line potential in a readout operation. Incidentally,
Contrariwise to the above,
As a second problem, there is also the problem that, with memory cells of a floating gate/control gate vertically-stacking structure, namely, memory cells of the stacked gate type, the manufacturing cost thereof increases due to the complicated memory cell structure. Especially in a so-called "system LSI (Large Scale Integration)" product in which a flash memory is merged with a high-speed logic circuit, a DRAM (Dynamic Random Access Memory), or the like, which whose market is rapidly expanding in recent years, an increase of the manufacturing cost thereof to adopt the stacked gate type memory cells are adopted for the flash memory. According to the inventors' study, this is caused by increases in the numbers of photo-masks and manufacturing steps as will be explained below. Since the tunnel oxide films of the flash memory are thicker than the gate oxide films of transistors for the logic circuit or the gate oxide films of the transistors of DRAM cells, there are required a mask for separately forming the tunnel oxide films, a mask for adding and working polysilicon films for the floating gates of the flash memory, a mask for working the word lines of the flash memory, an impurity implanting mask for forming the drain regions of the flash memory, and impurity implanting masks for forming the low-concentration N-type source and drain regions and low-concentration P-type source and drain regions of high-withstand-voltage transistors constituting write and erase circuits, and the number of the masks to be added becomes, at least, six. It is therefore difficult to provide an inexpensive system LSI for civilian goods in which a flash memory employing stacked gate type memory cells is packaged. In order to overcome this difficulty, nonvolatile memory elements of single-layer polysilicon gate structure may be formed.
It is necessary, however, to also consider the relationship of the thickness of the gate oxide films of the nonvolatile memory elements of the single-layer polysilicon gate structure with the thickness of the gate oxide films of the MIS transistors of any other circuit which is packaged together with the nonvolatile, memory elements. According to the inventors' study, the limit of the number of times of rewriting the nonvolatile memory element correlates with the thickness of the gate oxide film, and so the gate oxide film preferably should be thickened in order to moderate the rate of the deterioration of the information retention capability of the element. In order to avoid complicating the manufacturing process of a semiconductor integrated circuit, however, it is considered desirable to make the thickness of the gate oxide film in the nonvolatile memory element of the single-layer gate structure common with that of the gate oxide film of the MIS transistor of the other circuit.
An object of the present invention is to provide a semiconductor integrated circuit which can remarkably enhance a long-term information retention capability based on a memory cell including a pair of nonvolatile memory elements in a differential form.
Another object of the present invention is to simplify the device structure of a semiconductor integrated circuit in which an electrically programmable nonvolatile memory is merged and packaged.
Still another object of the present invention is to provide a semiconductor integrated circuit in which a nonvolatile memory is packaged, the nonvolatile memory being in a 2-cells/1-bit differential form adapted to conspicuously lower the rate of occurrence of readout faults without adding any new process to ordinary logic circuit processes or general DRAM processes.
Yet another object of the present invention is to provide a technique according to which flash memory cells each including a single-layer polysilicon gate are utilized as a remedy circuit for a memory module or a memory circuit formed in a semiconductor device.
The above and other objects and novel features of the present invention will become apparent from the description provided in this specification and the accompanying drawings.
Typical aspects of invention disclosed in the present application will be briefly summarized below.
[1] A first feature of the invention consists of the fact that the differential connection form of nonvolatile memory elements is adopted for the memory cell of a nonvolatile memory, and that the initial threshold voltage of the nonvolatile memory elements is determined considering the operating point of a sense amplifier and a selection voltage for a word line. More specifically, with regard to a semiconductor integrated circuit including a nonvolatile memory (113, 114 or 115) which comprises a nonvolatile memory cell (131) including a pair of nonvolatile memory elements (130) each having a source (ST3), a drain (DT3), a floating gate (FGT) and a control gate (CGT), the pair of control gates sharing a word line (WL), the pair of drains being respectively coupled to a pair of complementary data lines (DLt and DLb), and in which information items read out on said pair of complementary data lines in accordance with mutually different logical states or different threshold voltage states of said pair of nonvolatile memory elements are differentially amplified by a sense amplifier (143); a selection voltage (Vread) which is applied to said word line for the purpose of the information readout from said nonvolatile memory elements and an initial threshold voltage (Vthi) of said nonvolatile memory elements are substantially equalized to each other. By way of example, the difference voltage between both the voltages is set at a voltage (for example, a voltage of 50 mV) which is smaller than the voltage width (ΔVth) of an input voltage range within which the sense amplifier is subjected to a transient response operation (that is, the so-called "high sensitivity range" of the sense amplifier). More desirably, when the mutually different logical states of the pair of nonvolatile memory elements are determined by the relatively low threshold voltage state of one nonvolatile memory element and the relatively high threshold voltage state of the other nonvolatile memory element, the initial threshold voltage is set at a voltage which is near the average value of the relatively low threshold voltage (VthL) and the relatively high threshold voltage (VthH).
In a charge holding state, the high threshold voltage (VthH) of the nonvolatile memory element gradually approaches the initial threshold voltage (Vthi) in a thermal equilibrium state, on account of charge leakage ascribable to the electric field of the element itself as is applied to the tunnel film thereof, while the low threshold voltage (VthL) gradually approaches the initial threshold voltage (Vthi) in the thermal equilibrium state, on account of an electric field in a charge gain direction attributed to the word line selection voltage (Vread) in the readout mode. As described above, the initial threshold voltage (Vthi) and the readout word line selection voltage (Vread) are set to be substantially equal within the range of the voltage width within which the sensitivity of the sense amplifier is high. Thus, even if one nonvolatile memory element has turned faulty due to the gradual fall of the threshold voltage of the nonvolatile memory element having the high threshold voltage (VthH) or the gradual rise of the threshold voltage of the nonvolatile memory element having the low threshold voltage (VthL), the threshold voltage of the faulty memory element stops falling or rising in a state which is substantially equal to the word line selection voltage. The faulty nonvolatile memory element is therefore in the transient state or intermediate state between its ON state and its OFF state, whereby its signal state transmitted to the sense amplifier through the data line brings this sense amplifier into the input state of the transient response operation. Accordingly, if the state of the other nonvolatile memory element is normal, there is the very high possibility that the stored information of the correct logical value before the deterioration can be obtained by the differential amplification action of the sense amplifier. Thus, the capability of long-term data retention is enhanced, and a lowering of the rate of readout faults can be realized.
Especially in case of previously setting the initial threshold voltage at a voltage near the average value between the low threshold voltage and the high threshold voltage, it is possible to substantially equalize the probability of occurrence of faults ascribable to the gradual fall of the high threshold voltage (VthH) of the nonvolatile memory element and the probability of occurrence of faults ascribable to the gradual rise of the low threshold voltage (VthL) of the nonvolatile memory element, whereby the retention capability for the stored information can be enhanced to the utmost.
The nonvolatile memory element, which can be produced by a manufacturing process, such as a single-layer polysilicon process, has a MIS transistor (MFSn), and a control gate (CGT) which is disposed so as to interpose an insulating film between it and the floating gate (FGT) of the MIS transistor. The control gate is formed of an impurity-doped layer. In more detail, the source (ST3) and drain (DT3) are formed of semiconductor regions of second conductivity type which are provided in a semiconductor region (121) of first conductivity type, the floating gate is formed of a conductive layer (PSi) which is arranged over a channel defined between the source and the drain, through a gate insulating film (GO3), and the control gate is formed of a semiconductor region (122) of the second conductivity type which is arranged under the portion of the conductive layer extended from the floating gate, through the gate insulating film (GO3).
For the purpose of controlling the threshold voltages, an impurity of the first conductivity type is introduced into the floating gate of the nonvolatile memory element which can be produced by the manufacturing process such as the single-layer polysilicon process, whereby the initial threshold voltage of the nonvolatile memory element is readily set at a voltage which is approximately at the middle between the high threshold voltage and the low threshold voltage. Even in the case of introducing the impurity as stated above, a CMOS process can be applied to the manufacture of the MIS transistors for constructing the nonvolatile memory elements. In an alternative case where the threshold voltages are adjusted by the ion implantation of the first conductivity type impurity into the channel of the MIS transistor (MFsn), a photo-mask for the channel ion implantation is added to the CMOS process in the manufacture of the MIS transistors (MFSn).
The nonvolatile memory can be utilized for the storage of remedy information for remedying the defects of a volatile memory, such as a SRAM. By way of example, such an SRAM can construct a cache memory which is connected to a central processing unit. Besides, the nonvolatile storage device can construct a part or the whole of a programmable logic circuit whose stored information determines an output logical function corresponding to an input.
[2] A second feature of the invention consists in the fact that the thickness of the gate insulating films of the nonvolatile memory elements is determined considering the relationship thereof with the thickness of the gate insulating films of any other circuit. More specifically, a gate insulating film which is comparatively thick is adopted for an external interface circuit in order to enhance the electrostatic withstand voltage of an input MIS transistor whose gate is connected to an external terminal. Besides, in a semiconductor integrated circuit in which an operating supply voltage such as 3.3 V externally fed is stepped down to the operating supply voltage of an internal circuit, the MIS transistor of an external interface circuit which operates by receiving the 3.3 V has a gate oxide film which is thick as compared with that of the MIS transistor of the internal circuit, from the standpoint of enhancing the withstand voltage of the internal circuit. With notice taken of this, in a semiconductor integrated circuit (101) in which logic circuits (109, 107), nonvolatile memories (113, 114, 115) and an external interface circuit (103) are merged and packaged on a semiconductor substrate, the gate insulating films (GO3) of the MIS transistors (MFSn) for constructing the nonvolatile memory elements which can be produced by the manufacturing process such as the single-layer polysilicon process are equalized in thickness within the allowable range of errors ascribable to process deviations, to the gate insulating films (GO1) of the MIS transistors (MIOn) included in the external interface circuit. In other words, the gate insulating films of the MIS transistors for constructing the nonvolatile memory elements and those of the MIS transistors included in the external interface circuit are simultaneously fabricated by utilizing an identical process or a common photo-mask. In this manner, the thickness of the gate oxide films in the nonvolatile memory elements of the single-layer gate structure is made common with the thicknesses of the gate oxide films of the MIS transistors of the other circuits, whereby the nonvolatile memory elements (130) can be endowed with a somewhat long information retention capability while preferentially avoiding any complication of the manufacturing process of the semiconductor integrated circuit.
In a case where a satisfactory information retention capability cannot be ensured in point of the gate insulating film thickness when equalizing the gate insulating film thickness of the nonvolatile memory elements to that of the MIS transistors of the external interface circuit as explained above, the memory cell (131) in which the nonvolatile memory elements (130) are connected in the differential form can be adopted. Further, the information retention capability can be enhanced still more in such a way that, as described in connection with the first feature, the initial threshold voltage of the nonvolatile memory elements is determined in relation to the sensitivity of the sense amplifier and the word line selection voltage and also in relation to the high threshold voltage and low threshold voltage of the nonvolatile memory elements.
Further, when notice is taken of the other circuits which are merged and packaged in the semiconductor integrated circuit including the nonvolatile memories, the thickness of the gate insulating films of the MIS transistors of the nonvolatile memory elements can be equalized to that of the gate insulating films of the MIS transistors included in the DRAM. In addition, the gate insulating films of the MIS transistors for constructing the nonvolatile memory elements are formed to be thicker than those of the MIS transistors included in the logic circuit.
When notice is taken of the fact that the nonvolatile memory elements can be formed using the manufacturing process, such as the single-layer polysilicon process, the floating gates of the MIS transistors constructing the nonvolatile memory elements, the gates of the MIS transistors included in the logic circuit, the gates of the MIS transistors included in the input/output circuit, and the gates of the MIS transistors included in the DRAM may be formed to have equal film thicknesses within the allowable range of errors ascribable to process deviations. That is, even with the single-layer polysilicon process or the like single-layer gate process, it is possible to obtain a semiconductor integrated circuit, such as a system LSI in which a DRAM formed of the nonvolatile memory having an excellent data retention capability, etc. is simultaneously merged and packaged.
System LSI
Schematically shown in
The flash memory 113 is utilized for storing the remedy information (control information for replacing faulty memory cells with redundant memory cells) of the DRAM 106, while the flash memory 114 is utilized for storing the remedy information of the cache memory 108 and is packaged instead of a remedying program circuit based on the use of fuses. The flash memory 115 constitutes a programmable logic circuit whose stored information determines the logical function of an output in response to an input. By way of example, the flash memory 115 functions as a logic circuit in which results each having been obtained by executing a predetermined logical operation for the plurality of bits of an address signal are held as data beforehand, so as to deliver a predetermined logical operation result corresponding to the combination of the logical values of address input signals.
Although the invention is not especially restricted thereto, the system LSI 101 includes complementary MIS transistors (insulated-gate field effect transistors) which are formed on a single semiconductor substrate such as single-crystal silicon by single-layer polysilicon gate processes, and whose gate oxide films have two sorts of thicknesses.
Although the invention is not especially restricted thereto, the external input/output circuit 103, analog input/output circuit 104, DRAM 106, flash memories 113 to 115, ADC 111 and DAC 112 include MIS transistors each of which has a gate length of 0.4 μm and a gate oxide film thickness of 8 nm (Tox2) in case of employing 0.2 μm process technology. The reasons therefor are that a comparatively large thickness should desirably be set for a tunnel oxide film formed of a gate oxide film, in order to make the information retention capability of the flash memory favorable, and besides, that a certain degree of withstand voltage (a withstand voltage against the breakdown of the gate oxide film) needs to be ensured relative to the operating voltage of the MIS transistor. Accordingly, the gate insulating films of the MIS transistors constituting the nonvolatile memory elements of the flash memories, those of the MIS transistors included in the external interface circuit, etc. come to have equal thicknesses within the allowable range of errors ascribable to process deviations. Although the invention is not especially restricted thereto, the allowable range of the thicknesses of the gate insulating films based on the process deviations is ±0.5 nm or so for a target film thickness of 8.0 nm in case of a process whose minimum working dimension is 0.25 μm to 0.2 μm, and it is ±0.3 nm or so for a target film thickness of 6.5 nm in case of a process whose minimum working dimension is 0.18 μm to 0.15 μm.
On the other hand, the circuits whose operating supply voltage is the comparatively low internal voltage stepped down, that is, the logic circuit 109, cache memory 108 and CPU 107 include MIS transistors each of which has a gate length of 0.2 μm and a gate oxide film thickness of 4 nm (Tox1). Although the invention is not especially restricted thereto, the level shift circuit 105 includes MIS transistors of both the gate oxide film thicknesses.
The gate electrodes of the respective MIS transistors having the different gate oxide film thicknesses are formed of polysilicon layers of identical film thickness. Here, the identical film thickness of the polysilicon layers signify film thicknesses which are equal within an allowable range based on process deviations. Although the invention is not especially restricted thereto, the allowable range of the thicknesses of the gate films based on the process deviations is ±10% or so for a target film thickness of 30 nm to 200 nm.
The foregoing gate oxide films having equal thicknesses can be produced using an identical photomask, and also the foregoing polysilicon gates having equal thicknesses can be produced using an identical photo-mask. In this manner, the thicknesses of the gate oxide films in the nonvolatile memory elements of the single-layer gate structure are made common with those of the gate oxide films of the MIS transistors of the other circuits, whereby the nonvolatile memory elements of the flash memories 113 to 115 can be endowed with a somewhat long information retention capability while preferentially avoiding any complication of the manufacturing process of the system LSI 101.
Nonvolatile Memory Element
Schematically shown in
The MIS transistor MLGn included in the logic circuit 109 is formed within a p-type well region 121 which is formed in a p-type semiconductor substrate 120. The p-type well region 121 is isolated by an element isolation region 123. The MIS transistor MLGN includes a gate oxide film (Tox1) GO1 having a thickness of 4 nm, a gate GT1 formed of an n-type polysilicon film hgying a thickness of 200 nm, a source ST1 formed of an n-type region, and a drain DT1 formed of an n-type region. The MIS transistor MIOn for the external input/output circuit is formed within a p-type well region 121 which is formed in the p-type semiconductor substrate 120. The p-type well region 121 is isolated by the isolation region 123. The MIS transistor MIOn includes a gate oxide film G02 (Tox2) having a thickness of 8 nm, a gate GT2 formed of an n-type polyskiicon film having a thickness of 200 nm, a source ST2 formed of an n-type region, and a drain DT2 formed of an n-type region.
The nonvolatile memory element 130 of each of the flash memories 113 to 115 includes a MIS transistor MFSn, and a coupling capacitance electrode constituting a control gate CGT. More specifically, the MIS transistor MFSn is formed within a p-type well region (p-well) 121 which is formed in the p-type semiconductor substrate 120. The p-type well region is isolated by the element isolation region 123. The MIS transistor MFSn includes a source ST3 of n-type region, a drain DT3 of n-type region, the gate oxide film G03 (Tox2) having a thickness of 8 nm as is provided on a channel lying between the source ST3 and the drain DT3 n, and a floating gate FGT formed of the n-type polysilicon film having a thickness of 200 nm as is arranged on the gate oxide film GO3. The control gate CGT is an n-type well region (n-well) 122 which is formed in the p-type semiconductor substrate 120. The n-type well region 122 is isolated by the element isolation region 123. The n-type well region 122 is overlain by the extension portion of the floating gate FGT through the gate oxide film GO3. In the sectional view of
Memory Cell in Differential Connection Form
Referring to
Flash Memory
In the memory array of the flash memory 113, the memory cells 131 are arranged in the shape of a matrix. The control gates of the memory cells 131 are coupled to the word lines WL1 to WLn of corresponding rows, the drains thereof are coupled to the pairs of complementary data lines DLt1, DLb1 to DLtm, DLbm of corresponding columns, and the sources thereof are coupled to the source line SLi of every erasing unit block. A row decoder 140 forms a word line selection signal in accordance with a row address signal RADD, etc. A word driver 141 drives the word line which is selected by the word line selection signal. The drive voltage of the word line is given to the word driver 141 by a word line drive voltage switching circuit 142 in accordance with the erase, write or readout operation for the nonvolatile memory elements 130. Incidentally, a latch circuit for holding the row address signal RADD may well be disposed at the input portion of the row decoder 140.
The pairs of complementary data lines DLt1, DLb1 to DLtm, DLbm are respectively coupled to the differential input/output terminals of sense amplifiers (SA) 143 through equalize MIS transistors M1 and precharge MIS transistors M2, M3. Symbol Vpc denotes a precharge voltage, and symbol Φpc a precharge/equalize control signal. A precharge voltage switching circuit 149 switches and delivers the precharge voltages Vpc in accordance with the erase, write and readout operations for the nonvolatile memory elements 130. The operating supply voltage of the sense amplifiers 143 are switched and fed by a sense amplifier supply voltage switching circuit 144 in accordance with the erase, write and readout operation modes for the nonvolatile memory elements 130. Further, the pairs of complementary data lines DLt1, DLb1 to DLtm, DLbm are connected in common to a pair of complementary common data lines CDt, CDb through column selection MIS transistors M4, M5. A column decoder 145 decodes a column address signal CADD, and controls one pair of column selection MIS transistors M4, M5 into their ON states. Incidentally, a latch circuit for holding the column address signal CADD may well be disposed at the input portion of the column decoder 145. The pair of complementary common data lines CDt, CDb are coupled to the data input/output terminals of a main amplifier 146. The main amplifier 146 delivers the differential signal of the pair of complementary common data lines CDt, CDb to the outside of the flash memory in single-end fashion, and complementarily drives the pair of complementary common data lines CDt, CDb in accordance with the logical value of a write signal received from outside the flash memory. Source line drive voltage switching circuit 147 switches and feeds to the source line SLi source line voltages corresponding to the erase, write and readout operations for the nonvolatile memory elements 130. A control circuit 148 executes the entire control of the flash memory, such as the control of operation timings and the selection of the respective operating voltages for the erase, write and readout operations of the nonvolatile memory elements 130, in accordance with the plurality of instruction signals CONT of access operations from outside the flash memory. The voltages which are applied to the nonvolatile memory elements 130 in the erase, write and readout operations are controlled as described with reference to
An example of the sense amplifier is shown in FIG. 9. The sense amplifier 143 has a pair of complementary MIS inverter circuits each of which includes a series circuit consisting of a p-channel type MIS transistor M10a or M10b and an n-channel type MIS transistor M11a or M11b, and it is constructed as a differential amplifier circuit in which the input of one of the complementary MIS inverter circuits is coupled to the output of the other crosswise. The output of a supply voltage/writing high voltage (Vcc/Vpp) switching circuit 150 is connected to the sources of the MIS transistors M10a and M10b through a p-channel type MIS transistor M12, and the sources of the MIS transistors M11a and M11b are connected to the ground voltage GND (=0 V) through an n-channel type MIS transistor M13. The supply voltage/writing high voltage (Vcc/Vpp) switching circuit 150 delivers a supply voltage Vcc=1.8 V in the readout mode, and a writing high voltage Vpp=5.5 V in the write mode. The MIS transistors M12, M13 function as power switches for the sense amplifier 143, and a sense amplifier activation control signal Φsa is fed to the gate of the MIS transistor M13, while a signal obtained by inverting the sense amplifier activation control signal Φsa by means of an inverter 151 is fed to the MIS transistor M13. The sense amplifier activation control signal Φsa is brought to its high level at a timing at which the sense amplifier is to be operated. By the way, in the erase operation, the sense amplifier 143 maintains its inactive state, and the pair of complementary data lines are held at the ground voltage (=0 V) through the precharge MIS transistors M2, M3. The voltages of 7 V, 5 V and 6 V, which are the high voltages necessary for the erase and write operations for the nonvolatile memory elements 130 as respectively described with reference to
The stored information of the memory cell 131 is determined by those logical states of the two nonvolatile memory elements 130 which are different from each other. By way of example, the logical value "1" of the stored information of the memory cell 131 is obtained by the write state of the left memory cell 130(L) in which the threshold voltage is high, and the erase state of the right memory cell 130(R) in which the threshold voltage is low. When the memory cell 131 in such a state is selected in the readout operation, the flash memory in
On the other hand, the logical value "0" of the stored information of the memory cell 131 is obtained by the erase state of the left memory cell 130(L) in which the threshold voltage is low, and the write state of the right memory cell 130(R) in which the threshold voltage is high. When the memory cell 131 in such a state is selected in the readout operation, the flash memory in
In case of writing the data of the logical value "1" into the memory cell 131, the nonvolatile memory elements 130(L), 130(R) are brought into the erase state, whereupon only the left nonvolatile memory element 130(L) is programmed into the write state by the differential amplification action of the sense amplifier 143 for the pair of complementary data lines, in accordance with the complementary signals of the pair of complementary common data lines CDt, CDb driven to the complementary levels by the write data of the logical value "1" inputted to the main amplifier 146. In case of writing the data of the logical value "0" into the memory cell 131, only the right nonvolatile memory element 130(R) is programmed into the write state conversely to the above, after the nonvolatile memory elements 130(L), 130(R) are brought into the erase states.
Initial Threshold Voltage and Word Line Selection Voltage
In a charge holding state, the high threshold voltage VthH of the nonvolatile memory element 130 gradually approaches the initial threshold voltage Vthi in a thermal equilibrium state, on account of charge leakage ascribable to the electric field of the element itself as is applied to the tunnel film. On the other hand, the low threshold voltage VthL of the nonvolatile memory element 130 gradually approaches the initial threshold voltage Vthi in the thermal equilibrium state, on account of an electric field in a charge gain direction attributed to the word line selection voltage Vread in the readout mode. As described above, the initial threshold voltage Vthi and the readout word line selection voltage Vread are set to be substantially equal within the range of the voltage width ΔVth within which the sensitivity of the sense amplifier 143 is high. Thus, even if one nonvolatile memory element 130(L) or 130(R) of the memory cell 131 has turned faulty due to the gradual fall of the threshold voltage of the nonvolatile memory element 130 having the high threshold voltage VthH or the gradual rise of the threshold voltage of the nonvolatile memory element having the low threshold voltage VthL, the threshold voltage of the faulty memory element 130(L) or 130(R) is brought into a state which is substantially equal to the word line selection voltage Vread. The faulty nonvolatile memory element 130(L) or 130(R) is therefore in the transient state or intermediate state between its ON state and its OFF state, whereby its signal state transmitted to the sense amplifier 143 through the data line brings this sense amplifier 143 into the input state of the transient response operation. Accordingly, if the state of the other nonvolatile memory element 130 of the memory cell 131 is normal, there is the very high possibility that the stored information of the correct logical value of the memory cell 131 before the deterioration will be reproducible by the differential amplification action of the sense amplifier. Thus, the long-term data retention capability of the memory cell 131 is enhanced, and lowering in the rate of readout faults can be realized.
Especially in case of previously setting the initial threshold voltage Vthi at the voltage near the average value between the relatively low threshold voltage VhtL and the relatively high threshold voltage VthH, it is possible to substantially equalize the probability of occurrence faults ascribable to the gradual fall of the high threshold voltage VthH of the nonvolatile memory element 130 and the probability of occurrence of faults ascribable to the gradual rise of the low threshold voltage VthL of the nonvolatile memory element 130. Thus, the long-term retention capability of the memory cell 131 for the stored information can be enhanced to the utmost.
The initial threshold voltage Vthi can be controlled by, for example, the ion implantation of a p-type impurity into the floating gate FGT because the nonvolatile memory element 130 is of the n-channel type. As explained before, the nonvolatile memory element 130 which can be produced by the single-layer polysilicon gate process has the MIS transistor, and the control gate disposed so as to interpose the insulating film between it and the floating gate of the MIS transistor. For the purpose of controlling the threshold voltages, a p-type impurity similar to that of the p-type well region 121 is introduced into the floating gate FGT of the nonvolatile memory element 130 which can be produced by the single-layer polysilicon gate process, whereby the initial threshold voltage of the nonvolatile memory element 130 is readily set at the voltage which is approximately the middle between the high threshold voltage and the low threshold voltage. Even in such a case of introducing the impurity, a CMOS process can be applied to the manufacture of the MIS transistor MFSn constituting the nonvolatile memory element 130. In an alternative case where the threshold voltages are adjusted by introducing an n-type impurity into the channel of the MIS transistor MFSn, a photo-mask for the channel implantation is added to the CMOS process in the manufacture of the MIS transistors MFSn.
Here, that lowering of the rate of readout faults which is attained by the memory cell structure of the differential connection form as in the memory cell 131 will be described as to probabilities. As explained before, the setting of Vthi=Vread substantially equalizes the probabilities at which the faults of the nonvolatile memory elements of the high threshold voltage VthH occur due to the threshold voltage fall and at which the faults of the nonvolatile memory elements of the low threshold voltage VthL occur due to the threshold voltage rise. As a premise therefor, there will be derived the rate of readout faults in the case of the memory cell in the 2-cells/1-bit form in which 1 bit is configured of two nonvolatile memory elements. By way of example, letting f denote the probability of faults after 10 years in the case of a memory cell of 1-cell/1-bit configuration in which 1 bit is configured of one nonvolatile memory element, the following holds:
State (1): Probability Pa at which both the 2 cells are faultless,
State (2): Probability Pb at which either of the cells is faulty,
State (3): Probability Pc at which both the 2 cells are faulty,
Here,
holds. Letting letter N denote the total number of bits of each chip, a faultless chip has quite no bit of the state (3). On this occasion, the N bits ought to lie in either the state (1) or the state (2). Therefore, the probability Y of the faultless chip becomes:
and the probability F of a faulty chip becomes:
In accordance with the binomial theorem,
and hence,
holds. Meanwhile, the probability Y' of a faultless chip in the case of the 1-cell/1-bit scheme becomes:
for the reason that even one faulty bit of the N bits makes the chip faulty, and the probability F' of the faulty chip in the case of the 1-cell/1-bit scheme becomes:
Accordingly, the improvement factor R of the rate of the chip faults based on the semiconductor integrated circuit device of the present invention becomes:
Manufacturing Method
First, referring to
Subsequently, the resist film 201 is removed by etching, and the resulting structure is washed. Thereafter, as shown in
Further,
Lastly, as shown in
As apparent also from the schematic manufacturing process explained above, a gate oxide film 200 which is thicker than the gate oxide film 204 of the logic circuit 109 is grown, and the nonvolatile memory element 130 can be easily formed by the single-layer polysilicon process.
Now, a manufacturing method in the case where a system LSI, in which the nonvolatile memory elements connected in the differential form are included as a flash memory cell, is manufactured using a CMOS process, will be described with reference to
First, as shown in
Subsequently, the silicon nitride film 11, silicon oxide film 10 and semiconductor substrate 3 are dry-etched using a photoresist film as a mask, whereby an isolation groove 4a being about 300 to 400 nm deep is formed in the semiconductor substrate 3. The isolation groove 4a may well be formed in such a way that the silicon nitride film 11 is dry-etched using a photoresist film as a mask, that the photoresist film is subsequently removed, and that the silicon oxide film 10 and the semiconductor substrate 3 are dry-etched using the patterned silicon nitride film 11 as a mask.
After such processing, in order to eliminate damage layers produced on the inner walls of the isolation groove 4a by the above etching, the resulting semiconductor substrate 3 is dry-oxidized at about 1000°C C. so as to form a thin silicon oxide film being about 30 nm thick on the inner walls of the isolation groove 4a. Subsequently, as shown in
Subsequently, a silicon nitride film having a thickness of about 200 nm is deposited on the silicon oxide film 13 by CVD and is thereafter dry-etched using a photoresist film as a mask, whereby the silicon nitride film 14 is left at only the upper parts of those isolation grooves 4a of relatively large area which lie at, for example, the boundary parts between a memory cell array and a peripheral circuit. The silicon nitride film 14 remaining at the upper parts of the isolation grooves 4a is formed for preventing a phenomenon (dishing) in which the silicon oxide film 13 in the isolation grooves 4a of relatively large area is polished deeply as compared with the silicon oxide film 13 in isolation grooves 4a of relatively small area, when the silicon oxide film 13 is polished and flattened by chemical mechanical polishing (CMP) at the next step.
Subsequently, the photoresist film for patterning the silicon nitride film 14 is removed, and the silicon oxide film 13 is thereafter polished and left in the isolation grooves 4a by CMP employing the silicon nitride films 11, 14 as a stopper, thereby to form isolation portions 4. The isolation portions 4 correspond to the element isolation region 123 shown in FIG. 1.
Thereafter, the silicon nitride films 11, 14 are removed, and the resulting semiconductor substrate 3 is subjected to a preoxidation treatment so as to form a gate insulating film which is about 10 nm thick on the semiconductor substrate 3. Thereafter, as shown in
Subsequently, the photoresist pattern 12C is removed, and a photoresist pattern which denudes n-well regions in all the regions and covers any other region is thereafter formed on the principal surface of the resulting semiconductor substrate 3. Next, phosphorus, for example, is ion-implanted into the semiconductor substrate 3 by employing the photoresist pattern as a mask. Here, there are respectively and separately performed at least two impurity introducing steps, including the step of introducing the impurity for forming the n-wells (n-type well regions) 16NW, and the step of introducing the impurity for setting the threshold voltage of a MIS transistor which is to be formed in the n-well 16NW outside the memory cell domain. Thereafter, the photoresist pattern is removed.
Subsequently, as shown in
After such a series of processing steps, the resulting semiconductor substrate 3 is subjected to a heat treatment, whereby the activation of the impurities introduced into the semiconductor substrate 3, etc. are effected to form the n-wells 16NW, p-wells 16PW and n-type buried region 15 in the semiconductor substrate 3. The n-wells 16NW corresponds to the n-type well region 122 shown in
After such processing, the manufacturing method shifts to the step of forming a gate insulating film as stated below by way of example. First, an oxidizing treatment for forming a gate insulating film for high-withstand-voltage transistors which are to be formed on the semiconductor substrate 3 is carried out, whereby the gate insulating film which has a first thickness being relatively large and being, for example, about 8 nm is formed on the principal surface of the semiconductor substrate 3. Next, a photoresist pattern which covers regions for forming the high-withstand-voltage transistors and denudes any other region is formed on the gate insulating film, whereupon the parts of the thick gate insulating film denuded by the photoresist pattern are removed, and further the photoresist pattern is removed. Thereafter, the manufacturing method is shifted to the step of forming a gate insulating film for MIS transistors other than the high-withstand-voltage transistors.
Subsequently, after forming a photoresist pattern which covers regions for forming the MIS transistors requiring the suppression of the leakage currents in the peripheral circuit domain and the logic circuit domain and which denudes any other region, the parts of the gate insulating film denuded by the photoresist pattern are removed, and further, the photoresist pattern is removed.
Thereafter, the resulting semiconductor substrate 3 is subjected to an oxidizing treatment for forming the gate insulating film for the MIS transistors requiring a high-speed operation, whereby the gate insulating film which has a second thickness being relatively small and being, for example, about 4 nm is formed on the principal surface of the semiconductor substrate 3.
Subsequently, as shown in
Subsequently, as exemplified in
After removing the photoresist pattern 12E, a photoresist pattern 12EE which denudes regions for forming the MIS transistors of p-channel type, together with the memory cell domain, and which covers any other region is formed on the conductor film 18 as exemplified in
Thereafter, the photoresist pattern 12EE is removed, whereupon an insulating film for capping, which is made of silicon oxide or silicon nitride by way of example, is deposited on the conductor film 18 by CVD or the like.
Subsequently, the insulating film for capping is patterned by dry etching or the like with a photoresist pattern used as a mask, followed by the removal of the photoresist pattern, and the conductor film 18 is patterned with the patterned capping insulating film used as a mask, followed by the removal of the capping insulating film 19, whereby the gate electrodes 6g are formed as shown in FIG. 27.
Subsequently, as shown in
Next, after removing the photoresist pattern 12F, phosphorus (P), for example, is ion-implanted into the p-wells 16PW by employing as a mask a photoresist pattern formed anew and not shown, thereby to form semiconductor regions 5a of n--type in those parts of each of the p-wells 16PW which lie on both the sides of the corresponding gate electrode 6g. Incidentally, at this stage, the n--type semiconductor regions 5a are not formed yet because a heat treatment for activation etc. has not been carried out, but they are shown in the figure in order to facilitate the understanding of the description. Besides, in spite of this processing, the impurity already introduced in the gate of the n-channel type MIS transistor in the memory cell domain shall still maintain the p-type.
Subsequently, the photoresist pattern 12F is removed, followed by the heat treatment for the activation of the impurities introduced into the semiconductor substrate 3, etc. Thereafter, as shown in
Subsequently, arsenic (As), for example, is ionimplanted into the p-wells 16PW by employing a photoresist pattern as a mask, thereby to form semiconductor regions 5b of n+-type for the n-channel type MIS transistors. Besides, in spite of this processing, the impurity already introduced in the gate of the n-channel type MIS transistor in the memory cell domain shall still maintain the p-type. Incidentally, at this stage, the n+-type semiconductor regions 5b are not formed yet because a heat treatment for activation etc. has not been carried out, but they are shown in the figure in order to facilitate the understanding of the description.
Next, after removing the photoresist pattern, boron (B), for example, is ion-implanted into the n-wells 16NW by employing as a mask a photoresist pattern 12G formed anew, thereby to form semiconductor regions 7b of p+-type for the p-channel MIS transistors. Incidentally, at this stage, the p+-type semiconductor regions 7b are not formed yet because a heat treatment for activation etc. has not been carried out, but they are shown in the figure in order to facilitate the understanding of the description.
Thereafter, the photoresist pattern 12G is removed, followed by subjecting the resulting semiconductor substrate 3 to the heat treatment for the activation of the impurities, whereby the MISFETs Qp, QL of the p-channel type and the MISFETs Qn, Qd of the n-channel type are formed.
Subsequently, a conductor film of, for example, titanium nitride (TiN) or cobalt (Co) is deposited on the resulting semiconductor substrate 3 by sputtering or the like, followed by a heat treatment, whereby as shown in
Subsequently, an insulating film 21a made of, for example, a silicon nitride film is deposited on the resulting semiconductor substrate 3 by CVD or the like, an insulating film 21b made of, for example, PSG (Phopho Silicate Glass) is thereafter deposited on the insulating film 21a by CVD or the like, and an insulating film 21c made of, for example, silicon oxide is further deposited on the insulating film 21b. Next, the upper surface of the insulating film 21c is flattened by CMP, whereupon contact holes 8 are provided in parts of the insulating films 21a to 21c. Thereafter, titanium, titanium nitride, and tungsten, for example, are deposited on the resulting semiconductor substrate 3 in succession from below and are etched back by CMP, whereby a conductor film 22 is buried and formed in the contact holes B.
Subsequently, titanium, aluminum or an aluminum alloy, titanium, and titanium nitride, for example, are deposited on the resulting semiconductor substrate 3 in succession from below and are patterned by a photolithographic technique and a dry etching technique, thereby to form a first aluminum conductive layer (AL1) 9L as shown in FIG. 31. Next, as shown in
In this manner, the two sorts of thicknesses are bestowed on the gate oxide films, and the CMOS process such as the single-layer polysilicon gate method is employed, whereby the nonvolatile memory elements 130 can be formed on the semiconductor substrate without adding any special process. Moreover, any special mask is not required for the step of introducing the p-type impurity into the floating gates of the MIS transistors for constructing the nonvolatile memory elements 130. It will be obvious from the foregoing that the flash memory which is in the differential form and which also has an excellent data retention capability can be readily obtained without adding any special manufacturing process or photo-mask. It is accordingly possible to manufacture the flash memory without adding any new process peculiar to the flash memory, to a complementary MIS transistor manufacturing process such as one called the "CMOS (Complementary Metal Oxide Semiconductor) process", and to merge and package the flash memory into a complementary MIS logic LSI or a complementary MIS-DRAM forming a basis, without increasing the cost of manufacture.
Microcomputer
The microcomputer 301 includes a CPU (central processing unit) 310 as a control circuit typically indicated, a flash memory 311 being an example of a nonvolatile memory, a dynamic random access memory (DRAM) 312 being an example of a volatile memory, a static random access memory (SRAM) 313 being another example of a volatile memory, an input/output circuit 314, etc. The memories 311, 312 and 313 can be regarded as memory modules, respectively. The CPU 310, flash memory 311, DRAM 312, SRAM 313 and input/output circuit 314 share an address bus 315, a data bus 316 of N bits and a control bus 317. The DRAM 312 and SRAM 313 include respective flash memories 312FM and 313FM as nonvolatile memories in order to hold remedy information which will be explained later.
Although the invention is not especially restricted thereto, the input/output circuit 14 is connected to an external address bus 18A, an external data bus 18D, an external control bus 18C, etc., and it includes therein an unshowh input/output port which is connected to the buses 18A, 18D, 18C, a bus controller which controls the starts of bus cycles for the external buses 18A, 18D, 18C, etc., an input/output peripheral circuit which is represented by a serial interface circuit, and so forth.
Although the invention is not especially restricted thereto, the CPU 310 has an execution unit and a control unit. The execution unit includes an arithmetic logic unit (ALU), a program counter (PC), a stack pointer (SP), and a edicated regiater such as status register (SR), as well as a group of general registers which are utilized as work areas. The control unit includes an instruction register to which program instructions supplied from program data or an operation system program stored in the flash memory 311 are inputted in succession, an instruction decoder which decodes the instructions stored in the instruction register and generates control signals for the execution unit, and so forth. The execution unit is coupled to the address bus 315, data bus 316 and control bus 317, and it controls the output of a selective address signal to the address bus 315, the output of a selective control signal to the control bus 317, and the input/output of data through the data bus 316. Accordingly, the CPU 310 controls the operation of the microcomputer 301 entirely in accordance with the program data or the operation system program stored in the flash memory 311.
The DRAM 312 is a read/write memory of comparatively large capacity which is utilized as the work memory or main memory of the CPU 310. This DRAM 312 has a large capacity of, for example, several gigabits in correspondence with the large scale integration of a system. The memory cell array 312MA of the DRAM 312 has a redundant word line WLdR in addition to normal word lines WLD_O to WLdf_Nd. The selection terminals of normal dynamic memory cells are coupled to the normal word lines WLd_O to WLdf_Nd, while the selection terminal of a redundant dynamic memory cell is coupled to the redundant word line WLdR. The data input/output terminals of the memory cells are coupled to bit lines BLD_O to BLd_Md. Although not specifically illustrated, the bit lines BLd_O to BLd_Md have a folded bit line structure in which they are folded back around the sense amplifiers. These bit lines BLd_O to BLd_Md are connected in common to a common data line 312CD through Y selectors YSd_O to YSd_Md. Incidentally, the dynamic memory cell includes a capacitance element which stores information therein, and a selection MIS transistor which has a source--drain path between one electrode of the capacitance element and the corresponding data line and whose gate electrode as the selection element is coupled to the corresponding word line.
One of the word lines WLd_O to WLdf_Nd and redundant word line WLDR is selected by an X decoder 312XD. One of the Y selectors YSd_O to YSd_Md is brought into its ON state by the decoded output of a Y decoder 312YD. It is to be understood in
Which of the normal word lines WLd_O to WLdf_Nd is replaced with the selection of the redundant word line WLdR, is determined by the remedy information stored in the flash memory 312FM. The remedy information stored in the flash memory 312FM is loaded into a remedy address register 312AR in synchronism with a reset operation which is based on the high level of a reset signal RESET used as a control signal for initialization. The remedy address register 312AR includes a static latch of a plurality of bits, and it latches the remedy information outputted from the flash memory 312FM and supplies the information to an address comparison circuit 312AC in response to the high level of the reset signal RESET.
When the loaded remedy information is valid, it is compared with a row address signal from the address buffer 312AB, by the address comparison circuit 312AC. When the result of the comparison is agreement, a detection signal 312φ is set at logical value "1", and the others are set at logical value "0". The X decoder 3122XD and the Y decoder 312YD are supplied with the address signal of the address bus 315 through the address buffer 312AB, and they decode the supplied address signal. Especially the X decoder 3122XD decodes the row address signal from the address buffer 312AB when the detection signal 12φ supplied from the address comparison circuit 312AC is the logical value "0" signifying disagreement, whereas it is inhibited from decoding the row address signal from the address buffer 312AB and selects the redundant word line WLdR instead when, the detection signal 312φ is the logical value "1" signifying the agreement. Thus, a memory access concerning a faulty word line is replaced with the operation of selecting a redundant memory cell concerning the redundant word line WLdR.
The internal timing control of the DRAM 312 is performed by a timing controller 312TC. The timing controller 312TC is supplied with strobe signals, such as a read signal and a write signal, through the control bus 317 from the CPU 310, and with an address signal of a plurality of bits regarded as a memory selection signal, from the address bus 315. When the selection of the operation of the DRAM 312 is detected by the timing controller 312TC, the circuits of the X decoder 312XD etc. are activated, so that when the readout operation is designated by the read signal, the stored information of the memory cell selected from within the memory cell array 312MA is outputted to the data bus 316 through the main amplifier 312MA as well as the data buffer 312DB, and that when the write operation is designated by the write signal, inputted data is written into the memory cell selected from within the memory cell array 312MA, through the data buffer 312DB as well as the main amplifier 312MA.
The SRAM 313 is utilized as a high-speed access memory, for example, a register file or data buffer memory or a cache memory. The memory cell array 313MA of the SRAM 313 has a redundant word line WLsR in addition to normal word lines WLs_O to WLsf_Ns. The selection terminals of normal static memory cells are coupled to the normal_word lines WLs_O to WLsf_Ns, while the selection terminal of a redundant static memory cell is coupled to the redundant word line WLsR. The data input/output terminals of the static memory cells are coupled to complementary bit lines BLs_O to BLs_Ms. The static memory cell includes a flip-flop which stores information therein, and a pair of selection MIS transistors whose source--drain paths are coupled between one pair of input/output nodes of the flip-flop and the corresponding pair of complementary bit lines and whose gate electrodes as the selection terminals are coupled to the corresponding word line. The complementary bit lines BLs_O to BLs_Ms are connected in common to a common data line 313CD through Y selectors YSs_O to YSs_Ms. One of the word lines WLs_to WLsf_Ns and redundant word line WLsR is selected by an X decoder 313XD. One of the Y selectors YSs_O to YSs_Ms is brought into its ON state by the decoded output of a Y decoder 313YD. It is to be understood that N sets, each consisting of the memory cell array 313MA and the Y selectors YSs_O to YSs_Ms, are disposed in a direction perpendicular to the sheet of the drawing. Consequently, when a selection operation based on the X decoder 313XD and the Y decoder 313YD is performed, data is inputted/outputted to/from the common data line 313CD in N-bit units. Write data is supplied from the data bus 316 to a data buffer 313DB, and a sense amplifier 313SA drives the bit lines through the common data line 313CD in accordance with the input data. In a data readout operation, readout data transmitted from the bit lines to the common data line 313CD is amplified by the main amplifier 313SA, and the amplified data is outputted from the data buffer 313DB to the data bus 316.
Which of the normal word lines WLs_O to WLsf_Ns is replaced with the selection of the redundant word line WLsR, is determined in accordance with the remedy information stored in the flash memory 313FM. The remedy information stored in the flash memory 313FM is loaded into a remedy address register 313AR in synchronism with the reset operation which is based on the high level of the reset signal RESET. The remedy address register 313AR includes a static latch of a plurality of bits, and it latches the remedy information outputted from the flash memory 313FM and supplies the information to an address comparison circuit 313AC in response to the high level of the reset signal RESET.
When the loaded remedy information is valid, it is compared with a row address signal from the address buffer 313AB, by the address comparison circuit 313AC. When the result of the comparison is agreement, a detection signal 313φ is set at logical value "1", and the others. are set at logical value "0". The X decoder 313XD and the Y decoder 313YD are supplied with the address signal of the address bus 315 through the address buffer 313AB, and they decode the supplied address signal. Especially the X decoder 313XD decodes the row address signal from the address buffer 313AB when the detection signal 313φ supplied from the address comparison circuit 313AC is the logical value "0" signifying disagreement, whereas it is inhibited from decoding the row address signal from the address buffer 312AB and selects the redundant word line WLsR instead when the detection signal 313φ is the logical value "1" signifying agreement. Thus, a memory access concerning a faulty word line is replaced with the operation of selecting a redundant memory cell concerning the redundant word line WLsR.
The internal timing control of the SRAM 313 is performed by a timing controller 313TC. The timing controller 313TC is supplied with strobe signals, such as a read signal and a write signal, through the control bus 317 from the CPU 310, and with an address signal of a plurality of bits regarded as a memory selection signal, from the address bus 315. When the selection of the operation of the SRAM 313 is detected by the timing controller 313TC, the circuits of the X decoder 313XD etc. are activated, so that when the readout operation is designated by the read signal, the stored information of the memory cell selected from within the memory cell array 313MA is outputted to the data bus 316 through the sense amplifier 313SA as well as the data buffer 313DB, and that when the write operation is designated by the write signal, inputted data is written into the memory cell selected from within the memory cell array 313MA, through the data buffer 313DB.
The flash memory 311 includes a memory cell array 311MA in which electrically programmable nonvolatile memory cells each having a control gate and a floating gate are arranged in the shape of a matrix. Here, the nonvolatile memory cell has the construction explained with reference to
The memory cell array 311MA is used as an area for storing the operation programs of the CPU 310, etc. This memory cell array 311MA has a redundant word line WLfR in addition to normal word lines WLf_O to WLf_Nf. The control gates of normal nonvolatile memory cells are coupled to the normal word lines WLf_O to WLf_Nf, while the control gate of a redundant nonvolatile memory cell is coupled to the redundant word line WLfR. Bit lines BLf_O to BLf_Mf are coupled to the drains of the normal and redundant nonvolatile memory cells. Each of the word lines WLf_O to WLf_Nf corresponds to the word line WL exemplified in
The bit lines BLf_O to BLf_Mf are connected in common to a common data line 311CD through Y selectors YSf_O to YSf_Mf. The common data line 311CD corresponds to the pair of complementary common data lines CDt, CDb explained with reference to FIG. 8.
One of the word lines WLf_O to WLf_Nf and redundant word line WLfR is selected by an X decoder 311XD. One of the Y selectors YSf_O to YSf_Mf is brought into its ON state by the decoded output of a Y decoder 311YD. It is to be understood that N sets, each consisting of the memory cell array 311MA and the Y selectors YSf_O to YSf_Mf, are disposed in a direction perpendicular to the sheet of the drawing. Consequently, when a selection operation based on the X decoder 311XD and the Y decoder 311YD is performed, data is allowed to be inputted/outputted in N-bit units between the memory cell and the common data line 311CD. Write data is supplied from the data bus 316 to a data buffer 311DB, and a main amplifier 311MA drives the common data line 311CD in accordance with the input data, whereby the bit line is driven through the sense amplifier not shown. In a data readout operation, a signal read out of the bit line is differentially amplified by the sense amplifier (not shown), the resulting signal is transmitted to the common data line 311CD and is amplified by the main amplifier 311MA, and the amplified signal is outputted from the data buffer 311DB to the data bus 316.
Which of the normal word lines WLf_0 to WLf_0 Nf is replaced with the selection of the redundant word line WLfR, is determined by the remedy information. The remedy information is held by the nonvolatile memory call which is coupled to the word line WLf_0 and the bit line BLf_0 . The remedy information stored in the memory array 311MA is loaded into a remedy address register 311AR in synchronism with the reset operation which is based on the high level of the reset signal RESET. More specifically, a sequence controller 311SQ activates the sense amplifier (not shown) and the main amplifier 311MA so as to be capable of carrying out the read operation, in response to the designation of the reset operation based on the reset signal RESET. Besides, the X decoder 311XD and the Y decoder 311YD select the word line WLf_0 and the bit line BLf_0 in response to a reset period designated by the reset signal RESET. Thus, the remedy information of N bits is outputted from the main amplifier 311MA. The remedy address register 311AR includes a static latch of a plurality of bits, and it latches the remedy information outputted from the main amplifier 311MA and supplies the information to an address comparison circuit 311AC in response to the high level of the reset signal RESET.
The address comparison circuit 311AC compares remedy row address information contained in the remedy information and the row address signal from an address buffer 311AB. When the result of the comparison is agreement, the address comparison circuit 311AC gives the X decoder 311XD a detection signal 311φ of logical value "1". When the detection signal 311 is the logical value "1", the X decoder 311XD inhibits the word line selection operation based on the row address from the address buffer 311AB and selects the redundant word line WLfR instead. Thus, a memory access concerning a faulty word line is replaced with the operation of selecting a redundant memory cell concerning the redundant word line WLfR.
The timing controls of the erase, write and readout operations of the flash memory 311, etc. are performed by the sequence controller 311SQ. The sequence controller 311SQ is supplied with strobe signals, such as a read signal and a write signal, through the control bus 317 from the CPU 310, and with a command through the data bus, and it is also supplied with an address signal of a plurality of bits regarded as a memory selection signal, from the address bus 315.
The construction of the flash memory 311 has been described chiefly in connection with the structures for redundancy and remedy. It is to be understood that the construction, except for the remedying structure of the redundant word line WLfR, address comparison circuit 311AC, remedy address register 311AR, etc. is substantially the same as the construction of the flash memory explained with reference to FIG. 8. Besides, the flash memory 312FM built in the DRAM 312 and the flash memory 313FM built in the SRAM 313, basically have substantially the same memory cell arrangement as that of the flash memory explained with reference to FIG. 8. The point of difference from
The CPU 310 performs a series of data processing operations stated in a program, by executing such arithmetic processing that an instruction stored in, e.g., the flash memory 311 is fetched and decoded, that operands necessary for the execution of the instruction are derived from, e.g., the DRAM 312 or the SRAM 313 in accordance with the result of the decoding, that the derived operands are processed, and that the result of the processing is stored in the DRAM 312 or the SRAM 313 again. When the reset signal RESET is brought to its high level, the, CPU 310 interrupts any processing under execution and initializes the required node of its internal circuit into a predetermined logical state. In the reset period (the period of the high level of the reset signal RESET), not only the interior of the CPU 310, but also the internal registers of unshown peripheral circuits are initialized. Further, as explained before, the process of initially loading the remedy information into the remedy address registers 311AR, 312AR, 313AR is performed in the flash memory 311, DRAM 312, SRAM 313. The reset signal RESET is changed to the high level in response to any command such as system reset or power-ON reset based on the turn-ON of an operating power source. When the reset signal RESET is negated to its low level, the CPU 10 starts reset exception processing. The internal initialization of the CPU 10 during the reset period is done for a program counter, a stack pointer, and controlling registers such as a status register. Besides, in the case of power-ON reset, the operation of a clock generator circuit is stabilized in a time period from the turn-ON of the power source till the release of the reset, so that a stable clock signal can be fed to the CPU 310 etc. after the release of the reset.
Indicated at qqiperal 320 in
In the EPROM writer mode, a plurality of sorts of high voltages Vppi necessary for the erase and write operations of the flash memories 311, 312FM, 313FM are fed from outside. Accordingly, the flash memories 311, 312FM, 313FM need not be furnished with respective boosting supply voltage circuits which, steps up a voltage to the high voltages necessary for the erase and write operations. Since the boosting supply voltage circuits requiring comparatively large occupation areas can be omitted, reduction in the size of a chip can be realized. Herein, after the microcomputer has been packaged on a circuit board, the flash memories cannot be programmed (on-board programming) under a software control based on the CPU 310. The omission of the boosting supply voltage circuits, however, forms no hindrance and contributes to the higher performance and higher density of the microcomputer in a case where the flash memory 311 is a program memory which is replaced by a mask ROM and which need not,be programmed on a system, and where remedy information suffices to be written into the flash memories 312FM, 313FM at the stage of manufacture. By the way, in an intended use requiring on-board programming, the boosting circuits may well be built in the flash memories under the condition that the application of a single supply voltage from the outside suffices. Even with this contrivance, a storage capacity suffices with several tens to several hundred bytes in most cases, in each of the flash memories 312FM, 313FM dedicated to store the remedy information. When the boosting circuits are individually mounted in such flash memories, it is supposed that the boosting circuits will occupy an area larger than the area of the memory cell array. Therefore, a dedicated boosting circuit should desirably be included in the flash memory 311 of comparatively large storage capacity which is utilized for general purposes or which is utilized for programmable logic items. Further, in that case, the stepped-up voltages of the dedicated boosting circuit may well be applied to the erase and write operations of the flash memories 312FM, 313FM dedicated to store the remedy information.
The microcomputer in the shape of the system LSI dispenses with a fuse programming circuit for remedying defects, and it can omit an apparatus and a processing step for cutting fuses, thereby to curtail the testing cost.
Incidentally, the flash memories 312FM, 313FM are not restricted to the memory cells of the differential form as shown in
Cache Memory
Although the invention is not especially restricted thereto, the cache memory 451 is constructed as an associative memory of direct map form. Although the invention is not especially restricted thereto, the cache memory 451 includes a memory cell array which forms up to 256 cache lines, and which is configured of an address array 400 and a data array 401. The address array 400 and the data array 401 have normal arrays 400T, 401T in which normal static memory cells are arranged, and redundant arrays 400R, 401R in which remedying static memory cells to replace the faulty ones of the normal memory cells are arranged, respectively.
One cache line contains a cache tag (address tag) CTAG formed by physical page No., a validity bit V as well as an unshown dirty bit, data LW0 to LW3 of 16 bytes corresponding to each bit, and so forth. The cache tags CTAG, the validity bits and the unshown dirty bits are located in the address arrays 400T, 400R, while the data LW0 to LW3 are located in the data arrays 401T, 401R. The validity bit V indicates whether or not valid data is contained in the pertinent cache line, and it signifies "valid" with logical value "1" and "invalid" with logical value "0".
By way of example, an index address Aidx consisting of bit 4 to bit 11 of an address signal is used for selecting a cache entry. The index address Aidx is decoded by an address decoder 410, and the cache line is selected in the normal arrays 400T, 401T in accordance with the decoded result. Although the invention is not especially restricted thereto, each of the redundant arrays 400R, 401R has a storage capacity corresponding to one cache line, and they are selected when the comparison result signal 422 of a comparison circuit 412 indicates the state of agreement. When the comparison result signal 422 indicates agreement, the operation of selecting the normal array by the address decoder 410 is inhibited. The cache tag of the selected cache line is compared with a tag address Atag on the upper digit side of the corresponding address signal by a comparator 402. On condition that the cache tag CTAG and the tag address Atag agree and that the validity bit V is the logical value "1", a cache hit/miss signal 404 which is outputted from an AND gate 403 is brought to the logical value "1". On the other hand, cache line data of 32 bytes indexed by the data array 401 is selected by a selector 405 on the basis of a long word address Aword consisting of the lower digit side bits 2 and 3 of the address signal.
When the cache hit/miss signal 404 indicates the logical value "1" (cache read hit state) in a read access, a cache control circuit 407 controls an input/output circuit 406 so as to supply the data bus 316 with the long word data selected by the selector 405. In a case where the cache hit/miss signal 404 indicates the logical value "0" (cache read miss state) in the read access, data which corresponds to one cache line containing the data relevant to the miss is read from the data bus 316 so as to execute a cache fill operation. In a case where the cache hit/miss signal 404 indicates the logical value "1" (cache write hit state) in a write access, data is written into the hit entry and the dirty bit of the entry is set, subject to the cache operation mode being a copy-back mode. A mismatched state with the data of an external memory is known from the dirty bit in a set state. When the dirty cache entry is expelled out of the cache memory 451 by the cache fill operation, the data is written back into the external memory. In a write-through mode, data is written into the hit entry and is also written into the external memory. In a case where the cache hit/miss signal 404 indicates the logical-value "0" (cache write miss state) in the write access, the cache fill operation is performed, the dirty bit is set to update the tag address, and data is written into the filled cache line, subject to the copy-back mode. In the case of the write-through mode, data is written into only the external memory.
The cache fill operation is the operation of loading the data of the cache line from the external memory, and cache entry is replaced in order to write the loaded data into the cache line. On this occasion, in the presence of any invalid cache entry, it is replaced. In the absence of any invalid cache entry, the logic of, for example, LRU (Least Recently Used) is conformed to, and the cache entry recently used least is set as a subject for the replacement. The replace control is performed by the cache controller 407.
The remedy address of the cache line having a faulty memory cell is held in the flash memory 450. As in
The cache memory dispenses with a fuse programming circuit for remedying defects, and it can omit an apparatus and a processing step for cutting fuses, thereby to curtail the testing cost. Incidentally, the flash memory 450 may employ the memory cells of the differential form as shown in
Although various embodiments and features of the invention have been concretely described above on the basis of aspects of the performance thereof, it is needless to say that the present invention is not restricted thereto, but that it is variously alterable within a scope not departing from the purport thereof.
By way of example, the contrivance in which the word line selection voltage is substantially equalized to the initial threshold voltage of the nonvolatile memory elements is extensively applicable to nonvolatile memory cells in which nonvolatile memory elements ate connected in the differential connection form, and it is not restricted to the nonvolatile memory elements of the single-layer polysilicon gate structure.
In addition, the MIS transistors constituting the nonvolatile memory elements explained with reference to
Besides, the voltage of the input voltage range in which the sense amplifier is subjected to transient response operation is not restricted to 50 mV, but it can be somewhat changed in accordance with the circuit constants of the MIS transistors constituting the sense amplifier. Vnw, Vd and Vs indicate the n-type well potential, drain potential and source potential of the element FMS of the p-type, respectively. Vw indicates the potential of the ptype well used as the control gate CGT.
Besides, the floating gate of the nonvolatile memory element and the gates of the other MIS transistors are not restricted to the polysilicon gates, but they may well be stacked films in which polysilicon is combined with tungsten silicide or the like. Likewise, the metal wiring is not restricted to the aluminum wiring, but it may well be tungsten wiring, copper wiring, or any other stacked film wiring.
Besides, the threshold voltage states of the erase state and the write state may well be defined reverse to the foregoing. Moreover, the circuit modules which are merged and packaged in the semiconductor integrated circuit are not restricted to those in FIG. 2 and
Further, the load of the remedy information from the flash memory into the register is not restricted to synchronism with the command of reset, but it may well respond to the command of an appropriate operation mode. Besides, redundant data lines may well be laid in order to remedy faulty bits. Also, the cache memory is not restricted to the direct map, but it may well be set-associative, full-associative or the like.
Advantages which are attained by typical ones of embodiments disclosed in the present application will be briefly explained.
The differential connection form of nonvolatile memory elements is adopted for the memory cell of a nonvolatile memory, and the initial threshold voltage and the readout word line selection voltage of the nonvolatile memory elements are set to be substantially equal within the range of a voltage width within which the sensitivity of a sense amplifier is high, so that even if one nonvolatile memory element has turned faulty due to the gradual fall of the threshold voltage of the nonvolatile memory element having a high threshold voltage or the gradual rise of the threshold voltage of the nonvolatile memory element having a low threshold voltage, the threshold voltage of the faulty memory element is confined in a state which is substantially equal to the word line selection voltage, and that the nonvolatile memory element is therefore in a transient state or intermediate state between its ON state and its OFF state, whereby its signal state transmitted to the sense amplifier through a data line brings this sense amplifier into the input state of the transient response operation. Accordingly, if the state of the other nonvolatile memory element is normal, there is the very high possibility that the stored information of a correct logical value before the deterioration will be obtained by the differential amplification action of the sense amplifier, whereby a long-term data retention capability is enhanced, and lowering in the rate of readout faults can be realized.
Especially in case of previously setting the initial threshold voltage at a voltage near the average value between the relatively low threshold voltage and the relatively high threshold voltage, it is possible to substantially equalize the probability of occurrence faults ascribable to the gradual fall of the high threshold voltage of the nonvolatile memory element and the probability of occurrence of faults ascribable to the gradual rise of the low threshold voltage of the nonvolatile memory element, whereby the retention capability for the stored information can be enhanced to the utmost.
For the purpose of controlling the threshold voltages, the impurity of first conductivity type is introduced into the floating gates of the nonvolatile memory elements which can be produced by the single-layer polysilicon gate process, whereby the initial threshold voltage and word line selection voltage of the nonvolatile memory elements are readily set at a voltage which is hear the middle level of the operating supply voltage of the sense amplifier.
The thickness of the gate oxide films in the nonvolatile memory elements of single-layer gate structure is made common with the thicknesses of the gate oxide films of the MIS transistors of other circuits, whereby the nonvolatile memory elements can be endowed with a somewhat long information retention capability while preferentially avoiding the complication of the process of manufacture of a semiconductor integrated circuit. In a case where a satisfactory information retention capability cannot be ensured in point of the gate oxide film thickness when equalizing the gate insulating film thickness of the nonvolatile memory elements to that of the MIS transistors of an external interface circuit as explained above, the information retention capability can be enhanced still more in such a way that the memory cell in which the nonvolatile memory elements are connected in the differential form is adopted, and that, as described before, the initial threshold voltage of the nonvolatile memory elements is determined in relation to the sensitivity of the sense amplifier and the word line selection voltage and also in relation to the high threshold voltage and low threshold voltage of the nonvolatile memory elements.
Shukuri, Shoji, Komori, Kazuhiro, Okuyama, Kousuke, Kubota, Katsuhiko
Patent | Priority | Assignee | Title |
10008266, | Feb 07 2011 | Zeno Semiconductor, Inc | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
10204684, | Feb 07 2010 | Zeno Semiconductor, Inc | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
10289423, | Oct 31 2014 | Hewlett Packard Enterprise Development LP | Management controller |
10388378, | Feb 07 2010 | Zeno Semiconductor, Inc | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
10497443, | Feb 07 2010 | Zeno Semiconductor, Inc | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
10622069, | Feb 07 2010 | Zeno Semiconductor, Inc | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
11004512, | Feb 07 2010 | Zeno Semiconductor, Inc | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
11551754, | Feb 07 2010 | Zeno Semiconductor, Inc. | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
11887666, | Feb 07 2010 | Zeno Semiconductor, Inc. | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
6906361, | Aug 28 2002 | Peripheral circuits of electrically programmable three-dimensional memory | |
6937057, | Jun 11 2003 | Micron Technology, Inc. | Memory module and method having improved signal routing topology |
6980042, | Apr 05 2004 | Round Rock Research, LLC | Delay line synchronizer apparatus and method |
7047351, | Aug 16 2002 | Round Rock Research, LLC | Memory hub bypass circuit and method |
7106611, | Sep 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Wavelength division multiplexed memory module, memory system and method |
7107415, | Jun 20 2003 | Round Rock Research, LLC | Posted write buffers and methods of posting write requests in memory modules |
7117316, | Aug 05 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory hub and access method having internal row caching |
7120723, | Mar 25 2004 | Round Rock Research, LLC | System and method for memory hub-based expansion bus |
7120727, | Jun 19 2003 | Round Rock Research, LLC | Reconfigurable memory module and method |
7120743, | Oct 20 2003 | Round Rock Research, LLC | Arbitration system and method for memory responses in a hub-based memory system |
7133972, | Jun 07 2002 | Round Rock Research, LLC | Memory hub with internal cache and/or memory access prediction |
7133991, | Aug 20 2003 | Round Rock Research, LLC | Method and system for capturing and bypassing memory transactions in a hub-based memory system |
7136958, | Aug 28 2003 | Round Rock Research, LLC | Multiple processor system and method including multiple memory hub modules |
7149874, | Aug 16 2002 | Round Rock Research, LLC | Memory hub bypass circuit and method |
7158410, | Aug 27 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated DRAM-NVRAM multi-level memory |
7162567, | May 14 2004 | Round Rock Research, LLC | Memory hub and method for memory sequencing |
7174409, | Mar 25 2004 | Round Rock Research, LLC | System and method for memory hub-based expansion bus |
7180522, | Jun 23 2000 | Round Rock Research, LLC | Apparatus and method for distributed memory control in a graphics processing system |
7181584, | Feb 05 2004 | Round Rock Research, LLC | Dynamic command and/or address mirroring system and method for memory modules |
7188219, | Jan 30 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Buffer control system and method for a memory system having outstanding read and write request buffers |
7190616, | Jul 19 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | In-service reconfigurable DRAM and flash memory device |
7194593, | Sep 18 2003 | Round Rock Research, LLC | Memory hub with integrated non-volatile memory |
7200024, | Aug 02 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for optically interconnecting memory devices |
7206478, | Sep 05 2005 | Industrial Technology Research Institute | Apparatus and method for monitoring optical network |
7206887, | Mar 25 2004 | Round Rock Research, LLC | System and method for memory hub-based expansion bus |
7210059, | Aug 19 2003 | Round Rock Research, LLC | System and method for on-board diagnostics of memory modules |
7213082, | Mar 29 2004 | Round Rock Research, LLC | Memory hub and method for providing memory sequencing hints |
7222197, | Jul 22 2003 | Round Rock Research, LLC | Apparatus and method for direct memory access in a hub-based memory system |
7222210, | Mar 25 2004 | Round Rock Research, LLC | System and method for memory hub-based expansion bus |
7222213, | May 17 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for communicating the synchronization status of memory modules during initialization of the memory modules |
7234070, | Oct 27 2003 | Round Rock Research, LLC | System and method for using a learning sequence to establish communications on a high-speed nonsynchronous interface in the absence of clock forwarding |
7242213, | Jun 11 2003 | Round Rock Research, LLC | Memory module and method having improved signal routing topology |
7245145, | Jun 11 2003 | Round Rock Research, LLC | Memory module and method having improved signal routing topology |
7249236, | Aug 29 2002 | Round Rock Research, LLC | Method and system for controlling memory accesses to memory modules having a memory hub architecture |
7251714, | Aug 20 2003 | Round Rock Research, LLC | Method and system for capturing and bypassing memory transactions in a hub-based memory system |
7254331, | Aug 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for multiple bit optical data transmission in memory systems |
7257683, | Mar 24 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory arbitration system and method having an arbitration packet protocol |
7260685, | Jun 20 2003 | Round Rock Research, LLC | Memory hub and access method having internal prefetch buffers |
7266633, | May 17 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for communicating the synchronization status of memory modules during initialization of the memory modules |
7278060, | Aug 19 2003 | Round Rock Research, LLC | System and method for on-board diagnostics of memory modules |
7282947, | Jun 11 2003 | Round Rock Research, LLC | Memory module and method having improved signal routing topology |
7289347, | Aug 02 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for optically interconnecting memory devices |
7310748, | Jun 04 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory hub tester interface and method for use thereof |
7310752, | Sep 12 2003 | Round Rock Research, LLC | System and method for on-board timing margin testing of memory modules |
7324369, | Jun 30 2005 | Everspin Technologies, Inc | MRAM embedded smart power integrated circuits |
7330992, | Dec 29 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for read synchronization of memory modules |
7349252, | Aug 27 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated DRAM-NVRAM multi-level memory |
7353320, | May 14 2004 | Round Rock Research, LLC | Memory hub and method for memory sequencing |
7359241, | Jul 19 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | In-service reconfigurable DRAM and flash memory device |
7363419, | May 28 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and system for terminating write commands in a hub-based memory system |
7366920, | Jun 20 2003 | Micron Technology, Inc. | System and method for selective memory module power management |
7370134, | Mar 25 2004 | Round Rock Research, LLC | System and method for memory hub-based expansion bus |
7379336, | Aug 27 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated DRAM-NVRAM multi-level memory |
7382639, | Aug 02 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for optically interconnecting memory devices |
7386649, | Aug 28 2003 | Round Rock Research, LLC | Multiple processor system and method including multiple memory hub modules |
7389364, | Jul 22 2003 | Round Rock Research, LLC | Apparatus and method for direct memory access in a hub-based memory system |
7392331, | Aug 31 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for transmitting data packets in a computer system having a memory hub architecture |
7403416, | Aug 27 2004 | Micron Technology, Inc. | Integrated DRAM-NVRAM multi-level memory |
7403419, | Aug 27 2004 | Micron Technology, Inc. | Integrated DRAM-NVRAM multi-level memory |
7411807, | Aug 02 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for optically interconnecting memory devices |
7411823, | Jul 19 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | In-service reconfigurable DRAM and flash memory device |
7412566, | Jun 20 2003 | Round Rock Research, LLC | Memory hub and access method having internal prefetch buffers |
7412571, | Mar 24 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory arbitration system and method having an arbitration packet protocol |
7412574, | Feb 05 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for arbitration of memory responses in a hub-based memory system |
7415567, | Aug 16 2002 | Round Rock Research, LLC | Memory hub bypass circuit and method |
7417893, | Aug 27 2004 | Micron Technology, Inc. | Integrated DRAM-NVRAM multi-level memory |
7418526, | Mar 29 2004 | Round Rock Research, LLC | Memory hub and method for providing memory sequencing hints |
7428644, | Jun 20 2003 | Round Rock Research, LLC | System and method for selective memory module power management |
7434081, | Dec 29 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for read synchronization of memory modules |
7437579, | Jun 20 2003 | Round Rock Research, LLC | System and method for selective memory module power management |
7447240, | Mar 29 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and system for synchronizing communications links in a hub-based memory system |
7457159, | Aug 27 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated DRAM-NVRAM multi-level memory |
7459740, | Aug 27 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated DRAM-NVRAM multi-level memory |
7461286, | Oct 27 2003 | Round Rock Research, LLC | System and method for using a learning sequence to establish communications on a high-speed nonsynchronous interface in the absence of clock forwarding |
7489875, | Aug 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for multiple bit optical data transmission in memory systems |
7490211, | Sep 18 2003 | Round Rock Research, LLC | Memory hub with integrated non-volatile memory |
7516363, | Aug 19 2003 | Round Rock Research, LLC | System and method for on-board diagnostics of memory modules |
7519788, | Jun 04 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for an asynchronous data buffer having buffer write and read pointers |
7529273, | Mar 29 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and system for synchronizing communications links in a hub-based memory system |
7529896, | Jun 20 2003 | Round Rock Research, LLC | Memory modules having a memory hub containing a posted write buffer, a memory device interface and a link interface, and method of posting write requests in memory modules |
7546435, | Feb 05 2004 | Round Rock Research, LLC | Dynamic command and/or address mirroring system and method for memory modules |
7557601, | Jun 11 2003 | Round Rock Research, LLC | Memory module and method having improved signal routing topology |
7562178, | May 14 2004 | Round Rock Research, LLC | Memory hub and method for memory sequencing |
7581055, | Aug 28 2003 | Round Rock Research, LLC | Multiple processor system and method including multiple memory hub modules |
7590797, | Apr 08 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for optimizing interconnections of components in a multichip memory module |
7594088, | Jun 04 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for an asynchronous data buffer having buffer write and read pointers |
7596641, | Aug 31 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for transmitting data packets in a computer system having a memory hub architecture |
7605631, | Apr 05 2004 | Round Rock Research, LLC | Delay line synchronizer apparatus and method |
7610430, | Mar 25 2004 | Round Rock Research, LLC | System and method for memory hub-based expansion bus |
7644253, | Jun 07 2002 | Round Rock Research, LLC | Memory hub with internal cache and/or memory access prediction |
7689879, | Sep 12 2003 | Round Rock Research, LLC | System and method for on-board timing margin testing of memory modules |
7716444, | Aug 29 2002 | Round Rock Research, LLC | Method and system for controlling memory accesses to memory modules having a memory hub architecture |
7746095, | Jun 11 2003 | Round Rock Research, LLC | Memory module and method having improved signal routing topology |
7774559, | May 28 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and system for terminating write commands in a hub-based memory system |
7788451, | Feb 05 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system |
7805586, | Aug 29 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for optimizing interconnections of memory devices in a multichip module |
7818712, | Jun 19 2003 | Round Rock Research, LLC | Reconfigurable memory module and method |
7823024, | Jun 04 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory hub tester interface and method for use thereof |
7836252, | Aug 29 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for optimizing interconnections of memory devices in a multichip module |
7870329, | Apr 08 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for optimizing interconnections of components in a multichip memory module |
7873775, | Aug 28 2003 | Round Rock Research, LLC | Multiple processor system and method including multiple memory hub modules |
7899969, | Mar 25 2004 | Round Rock Research, LLC | System and method for memory hub-based expansion bus |
7908452, | Aug 29 2002 | Round Rock Research, LLC | Method and system for controlling memory accesses to memory modules having a memory hub architecture |
7913122, | Aug 19 2003 | Round Rock Research, LLC | System and method for on-board diagnostics of memory modules |
7945737, | Jun 07 2002 | Round Rock Research, LLC | Memory hub with internal cache and/or memory access prediction |
7949803, | Aug 31 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for transmitting data packets in a computer system having a memory hub architecture |
7958412, | Sep 12 2003 | Round Rock Research, LLC | System and method for on-board timing margin testing of memory modules |
7966430, | Jul 22 2003 | Round Rock Research, LLC | Apparatus and method for direct memory access in a hub-based memory system |
7966444, | Jun 19 2003 | Round Rock Research, LLC | Reconfigurable memory module and method |
7975122, | Sep 18 2003 | Round Rock Research, LLC | Memory hub with integrated non-volatile memory |
8082404, | Mar 24 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory arbitration system and method having an arbitration packet protocol |
8086815, | Aug 29 2002 | Round Rock Research, LLC | System for controlling memory accesses to memory modules having a memory hub architecture |
8117371, | Mar 25 2004 | Round Rock Research, LLC | System and method for memory hub-based expansion bus |
8127081, | Jun 20 2003 | Round Rock Research, LLC | Memory hub and access method having internal prefetch buffers |
8164375, | Apr 05 2004 | Round Rock Research, LLC | Delay line synchronizer apparatus and method |
8190819, | Aug 29 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for optimizing interconnections of memory devices in a multichip module |
8195918, | Jun 07 2002 | Round Rock Research, LLC | Memory hub with internal cache and/or memory access prediction |
8200884, | Jun 19 2003 | Round Rock Research, LLC | Reconfigurable memory module and method |
8209445, | Jul 22 2003 | Round Rock Research, LLC | Apparatus and method for direct memory access in a hub-based memory system |
8234479, | Aug 29 2002 | Round Rock Research, LLC | System for controlling memory accesses to memory modules having a memory hub architecture |
8239607, | Jun 04 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for an asynchronous data buffer having buffer write and read pointers |
8244952, | Aug 28 2003 | Round Rock Research, LLC | Multiple processor system and method including multiple memory hub modules |
8291173, | Feb 05 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system |
8346998, | Aug 31 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for transmitting data packets in a computer system having a memory hub architecture |
8392686, | Dec 29 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for read synchronization of memory modules |
8438329, | Apr 08 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for optimizing interconnections of components in a multichip memory module |
8499127, | Jun 07 2002 | Round Rock Research, LLC | Memory hub with internal cache and/or memory access prediction |
8504782, | Jan 30 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Buffer control system and method for a memory system having outstanding read and write request buffers |
8555006, | Mar 24 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory arbitration system and method having an arbitration packet protocol |
8589643, | Oct 20 2003 | Round Rock Research, LLC | Arbitration system and method for memory responses in a hub-based memory system |
8694735, | Feb 05 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system |
8732383, | Jun 19 2003 | Round Rock Research, LLC | Reconfigurable memory module and method |
8775764, | Mar 08 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory hub architecture having programmable lane widths |
8788765, | Jan 30 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Buffer control system and method for a memory system having outstanding read and write request buffers |
8832404, | Sep 18 2003 | Round Rock Research, LLC | Memory hub with integrated non-volatile memory |
8880833, | Dec 29 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | System and method for read synchronization of memory modules |
8954687, | Aug 05 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory hub and access method having a sequencer and internal row caching |
9032166, | Mar 24 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory arbitration system and method having an arbitration packet protocol |
9082461, | Aug 28 2003 | Round Rock Research, LLC | Multiple processor system and method including multiple memory hub modules |
9153309, | Feb 07 2010 | Zeno Semiconductor, Inc | Semiconductor memory device having electrically floating body transistor, semiconductor memory device having both volatile and non-volatile functionality and method or operating |
9164937, | Feb 05 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system |
9274991, | Nov 01 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory hub architecture having programmable lane widths |
9455262, | Feb 07 2010 | Zeno Semiconductor, Inc | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
9614080, | Feb 07 2010 | Zeno Semiconductor, Inc | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
9747983, | Feb 07 2010 | Zeno Semiconductor, Inc | Semiconductor device having electrically floating body transistor, semiconductor device having both volatile and non-volatile functionality and method of operating |
Patent | Priority | Assignee | Title |
4040015, | Apr 16 1974 | Hitachi, Ltd. | Complementary MOS logic circuit |
4279069, | Feb 21 1979 | Rockwell International Corporation | Fabrication of a nonvolatile memory array device |
5237530, | Nov 22 1990 | Fujitsu Limited | Frasable non-volatile semiconductor memory device having read/write test function |
5339279, | May 07 1993 | Freescale Semiconductor, Inc | Block erasable flash EEPROM apparatus and method thereof |
5694357, | May 17 1995 | Kabushiki Kaisha Toshiba | Nonvolatile semiconductor memory device for storing multi-value data |
5828599, | Aug 06 1996 | MORGAN STANLEY SENIOR FUNDING, INC | Memory with electrically erasable and programmable redundancy |
5872994, | Nov 10 1995 | Acacia Research Group LLC | Flash memory incorporating microcomputer having on-board writing function |
5937424, | Sep 20 1996 | Intel Corporation | Method and apparatus for suspending the writing of a nonvolatile semiconductor memory with program suspend command |
5995409, | Mar 20 1998 | FOOTHILLS IP LLC | Electrically-programmable read-only memory fabricated using a dynamic random access memory fabrication process and methods for programming same |
5999446, | Apr 13 1989 | SanDisk Technologies LLC | Multi-state flash EEprom system with selective multi-sector erase |
6026016, | May 11 1998 | Intel Corporation | Methods and apparatus for hardware block locking in a nonvolatile memory |
6131139, | Jan 25 1996 | Tokyo Electron Device Limited | Apparatus and method of simultaneously reading and writing data in a semiconductor device having a plurality of flash memories |
6141256, | Jan 29 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Differential flash memory cell and method for programming same |
6181603, | May 01 1996 | SAMSUNG ELECTRONICS CO , LTD | Nonvolatile semiconductor memory device having plural memory cells which store multi-value information |
6198663, | Oct 12 1998 | Rohm Co., Ltd. | Non-volatile semiconductor memory IC |
6201733, | Nov 11 1998 | Renesas Electronics Corporation | Semiconductor integrated circuit device, memory module and storage device |
6229737, | Dec 12 1996 | HIGHBRIDGE PRINCIPAL STRATEGIES, LLC, AS COLLATERAL AGENT | Method and apparatus for initializing semiconductor memory |
JP127478, | |||
JP129091, | |||
JP163797, | |||
JP263999, | |||
JP268180, | |||
JP74392, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 02 2003 | Renesas Technology Corp. | (assignment on the face of the patent) | / | |||
Mar 31 2004 | Hitachi, LTD | Renesas Technology Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015261 | /0938 | |
Apr 01 2010 | Renesas Technology Corp | Renesas Electronics Corporation | MERGER SEE DOCUMENT FOR DETAILS | 025204 | /0512 | |
Mar 18 2014 | Renesas Electronics Corporation | TESSERA ADVANCED TECHNOLOGIES, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 032892 | /0212 |
Date | Maintenance Fee Events |
Aug 01 2006 | ASPN: Payor Number Assigned. |
Jan 11 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 21 2011 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 11 2016 | REM: Maintenance Fee Reminder Mailed. |
Aug 03 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Aug 03 2007 | 4 years fee payment window open |
Feb 03 2008 | 6 months grace period start (w surcharge) |
Aug 03 2008 | patent expiry (for year 4) |
Aug 03 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 03 2011 | 8 years fee payment window open |
Feb 03 2012 | 6 months grace period start (w surcharge) |
Aug 03 2012 | patent expiry (for year 8) |
Aug 03 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 03 2015 | 12 years fee payment window open |
Feb 03 2016 | 6 months grace period start (w surcharge) |
Aug 03 2016 | patent expiry (for year 12) |
Aug 03 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |