An electronic device comprising: a semiconductor chip having plural electrode pads on one main surface thereof; a wiring board having plural connection parts; and plural salient electrodes disposed respectively between the electrode pads of the semiconductor chip and the connection parts of the wiring board to provide electrical connections between the two, the salient electrodes being arranged in an array not providing balance of the semiconductor chip with respect to one main surface of the wiring board, the plural connection parts of the wiring board being arranged at a deeper position than one main surface of the wiring board in a depth direction from the one main surface.
|
10. An electronic device comprising:
a semiconductor chip; a plurality of salient electrodes arranged on one main surface of the semiconductor chip; a wiring board; an opening formed in one main surface of the wiring board; and a plurality of connection parts formed in a bottom of the opening and connected to the plural salient electrodes respectively, the plural salient electrodes being disposed along a first center line on said one main surface of the semiconductor chip.
9. An electronic device comprising:
a first semiconductor chip having a first electrode pad on one main surface thereof; a second semiconductor chip having a second electrode pad on one main surface thereof, the second electrode pad having a plane area smaller than that of the first electrode pad; a wiring board having: an insulating film; a first opening formed in the insulating film in a first area; a second opening formed in the insulating film in a second area different from the first area; a first connection part disposed in a bottom of the first opening; and a second connection part disposed in a bottom of the second opening; a first salient electrode disposed between the first electrode pad and the first connection part to provide an electrical connection between the two; and a second salient electrode disposed between the second electrode pad and the second connection part to provide an electrical connection between the two, wherein the second salient electrode has a multi-stage bump structure larger in the number of stages than the first salient electrode.
1. An electronic device comprising:
a first semiconductor chip having a plurality of first electrode pads arranged at a first array pitch on one main surface of the chip; a second semiconductor chip having a plurality of second electrode pads arranged at a second array pitch smaller than the first array pitch on one main surface of the chip; a wiring board having in a first area of a surface thereof a plurality of first connection parts arranged correspondingly to the plural first electrode pads and in a second area of said surface thereof different from the first area a plurality of second connection parts arranged correspondingly to the plural second electrode pads; a plurality of first salient electrodes disposed respectively between the first electrode pads and the first connection parts and providing electric connections between the two; and a plurality of second salient electrodes disposed respectively between the second electrode pads and the second connection parts and providing electric connections between the two; the plural first connection parts and the plural second connection parts being disposed at a deeper position than one main surface of the wiring board in a depth direction from said one main surface of the wiring board, and the plural second salient electrodes being of a multi-stage bump structure having a larger number of stages than the plural first salient electrodes.
2. An electronic device according to
3. An electronic device according to
4. An electronic device according to
5. An electronic device according to
6. An electronic device according to
7. An electronic device according to
8. An electronic device according to
|
The present invention relates to an electronic device and a method of manufacturing the same. Particularly, the invention is concerned with a technique applicable effectively to an electronic device which adopts a flip-chip mounting technique.
As an electronic device there is known an electronic device called MCM (Multi Chip Module). In MCM, plural semiconductor chips each incorporating an integrated circuit are mounted on a wiring board to implement one synthetic function. In connection with MCM, the adoption of a flip-chip mounting technique is becoming more and more popular in which a semiconductor chip (flip-chip) with salient electrodes formed on electrode pads on a circuit-formed surface is mounted onto a wiring board. This is for increasing the data transfer speed and for the reduction of size.
As to the flip-chip mounting technique, various mounting methods have been proposed and put to practical use. For example, mounting methods called CCB (Controlled Collapse Bonding) and ACF (Anisotropic Conductive Film) mounting are adopted practically.
In CCB method, solder bumps of, for example, a ball shape are formed as bump electrodes (salient electrodes) on electrode pads of a semiconductor chip, then the semiconductor chip is put on a wiring board, and thereafter a heat treatment for melting the solder bumps is performed to connect connection parts as wiring portions on the wiring board with the electrode pads of the semiconductor chip electrically and mechanically.
In ACF mounting method, stud bumps of such as gold (Au) are formed as bump electrodes (salient electrodes) on electrode pads of a semiconductor chip, then the semiconductor chip is put on a wiring board through an anisotropic conductive resin (ACF) of a sheet shape as a bonding resin, thereafter the semiconductor chip is compression-bonded to the wiring board under heating and the stud bumps are electrically connected to connection parts on the wiring board. The anisotropic conductive resin comprises an insulating resin and a large number of conductive particles dispersed and mixed therein.
Having studied the foregoing flip-chip mounting techniques, the present inventors found out the following problems.
(1) There are various types of arrays as pad arrays of a semiconductor chip. Among them is included a central pad array in which plural electrode pads are arranged in a line along a central region which extends along a center line in X or Y direction of a circuit-formed surface of a semiconductor chip. This central pad array is adopted, for example, for a semiconductor chip in which is incorporated a DRAM (Dynamic Random Access Memory) as a memory circuit.
For example in the case of a DRAM there are the following requirements with respect to the arrangement of electrode pads (bonding pads). Electrode pads should be arranged near an input/output circuit for the reduction of wiring inductance. Moreover, for the prevention of device damage in bonding process, a semiconductor device should not be formed just under electrode pads. Further, for the purpose of improving the operating speed, the distance from an input/output circuit up to a remotest portion in a memory mat should be made as short as possible. Satisfying these requirements results in such a layout on DRAM chip as shown in
In the case of a central pad array, the array of bump electrodes formed respectively on the electrodes pads is also a central bump array. If such a semiconductor chip is used in flip chip mounting, it is impossible to take balance of the chip, so that the chip tilts with respect to one main surface of a wiring board. Thus, in the case of a semiconductor chip having a central pad array, it is difficult to effect flip chip mounting. As another example of a pad array (bump array) with a semiconductor chip not well-balanced, there is, other than the central pad array, a one-side pad array (one-side bump array) in which plural electrodes pads are arranged in a line along one of two opposed sides of the chip.
(2) In ACF mounting method, stud bumps are compression-bonded to connection parts on a wiring board with a thermoshrinking force (a shrinking force developed upon return to a state of normal temperature from a heated state) or a thermocuring shrinking force (a shrinking force developed upon curing of a thermosetting resin) of an anisotropic conductive resin interposed between a wiring board and a semiconductor chip. On the other hand, since the thermal expansion coefficient of an anisotropic conductive resin is generally larger than that of stud bumps, the amount of expansion in the thickness direction of the anisotropic conductive resin is larger than that in the height direction of stud bumps. Consequently, there may occur a poor connection such that stud bumps come off from connection parts on the wiring board due to the influence of heat. Therefore, it is necessary that the volume of the anisotropic conductive resin between the wiring board and the semiconductor chip be made as small as possible.
In this connection, a technique for diminishing the volume of an anisotropic conductive resin between a wiring board and a semiconductor chip is disclosed, for example, in Japanese Published Unexamined Patent Application No. Hei 10(1998)-270496 (U.S. Pat. No. 6,208,525). According to the technique disclosed in this unexamined publication, as shown in
However, according to the above configuration wherein a groove is formed in a wiring board and electrode pads (connection parts) on the wiring board and bump electrodes (stud bumps) are connected together within the groove, there arises a new problem.
In the case of electrode pads on a semiconductor chip, a plane size depends on the array pitch of the electrode pads (a pad array pitch) and the narrower the pad array pitch, the smaller the plane size. If a thinner gold wire is used to form stud bumps of a smaller diameter with such a decrease in size of the electrode pads, the height of each stud bump also becomes smaller accordingly. That is, if the pad array pitch differs, the stud bump height differs as well.
On the other hand, in a certain electronic device, such as MCM, several types of semiconductor chips different in the degree of integration and in function are mounted on a single wiring board, but these semiconductor chips are not always equal in pad array pitch. With different pad array pitches, there are different stud bump heights, so in the case of a semiconductor chip wherein the stud bump height is larger than the depth from one main surface of a wiring board to connection parts thereof, it is possible to easily effect connection between the wiring board connection parts and the stud bumps, but in the case of a semiconductor chip wherein the stud bump height is smaller than the depth from one main surface of a wiring board to connection parts thereof, it is difficult to effect connection between the wiring board connection parts and the stud bumps.
If a depth position of the wiring board connection parts is set to match the semiconductor chip having the smallest stud bump height out of the semiconductor chips to be mounted on the wiring board, stud bumps can be connected to the wiring board connection parts even in a semiconductor chip having the smallest stud bump height. In this case, however, in a semiconductor chip having a large stud bump height, the volume of an anisotropic conductive resin interposed between the semiconductor chip and the wiring board becomes large and there may occur a poor connection such that the stud bumps come off from the wiring board connection parts under the influence of heat.
It is an object of the present invention-to provide a technique capable of suppressing a tilt of a semiconductor chip relative to one main surface of a wiring board.
It is another object of the present invention to provide a technique which permits several types of semiconductor chips different in pad array pitch to be mounted on a single wiring board.
The above and other objects and novel features of the present invention will become apparent from the following description and the accompanying drawings.
A brief description will be given below about typical inventions out of those disclosed herein.
(1) An electronic device according to the present invention includes:
a semiconductor chip having a plurality of electrode pads on one main surface thereof;
a wiring board having a plurality of connection parts exposed on a surface thereof; and
a plurality of salient electrodes arranged in a line between the electrode pads of the semiconductor chip and the connection parts of the wiring board,
the plural connection parts of the wiring board being located at a deeper position than the one main surface of the wiring board in a depth direction from the one main surface.
The wiring board further includes an insulating film comprising the one main surface and an opening formed in the insulating film, and the plural connection parts are disposed in a bottom of the opening.
The insulating film is present straddling a peripheral edge of the semiconductor chip.
A plane size of the opening is smaller than that of the semiconductor chip, while a plane size of the insulating film is larger than that of the semiconductor chip.
According to the above means (1), the height of the salient electrodes is absorbed by the depth from the one main surface of the wiring board to the connection parts at the time of flip-chip mounting of the semiconductor chip, so that it is possible to suppress a tilt of the semiconductor chip relative to the one main surface of the wiring board.
(2) An electronic device according to the present invention includes:
a first semiconductor chip having a plurality of first electrode pads arranged at a first pad array pitch on one main surface thereof;
a second semiconductor chip having a plurality of second electrode pads arranged on one main surface thereof at a second pad array pitch smaller than the first pad array pitch;
a wiring board having in a first area of one main surface thereof a plurality of first connection parts arranged correspondingly to the plural first electrode pads and also having in a second area different from the first area on the one main surface a plurality of second connection parts arranged correspondingly to the plural second electrode pads;
a plurality of first salient electrodes each disposed between each of the first electrode pads and each of the first connection parts and providing an electrical connection between the two; and
a plurality of second salient electrodes each disposed between each of the second electrode pads and each of the second connection parts and providing an electrical connection between the two, the plural first connection parts and the plural second connection parts being disposed at a deeper position than the one main surface of the wiring board in a depth direction from the one main surface, and
the second plural salient electrodes having a multistage bump structure with a larger number of stages than the plural first salient electrodes.
The wiring board further includes an insulating film formed on the one main surface thereof, a first opening in the insulating film in the first area of the one main surface, and a second opening formed in the insulating film in the second area of the main surface, the plural first connection parts are disposed in a bottom of the first opening and the plural second connection parts are disposed in a bottom of the second opening.
The second salient electrodes have a multi-stage bump structure having base bumps connected to the second electrode pads of the second semiconductor chip and stack bumps stacked on the base bumps.
The second salient electrodes have a multi-stage bump structure having base bumps connected to the second electrode pads of the second semiconductor chips, first stack bumps stacked on the base bumps, and second stack bumps stacked on the first stack bumps.
According to the above means (2), at the time of flip-chip mounting the first and second semiconductor chips, salient electrodes can be connected to the second connection parts of the wiring board also in the second semiconductor chip, so that the first and second semiconductor chips different in pad array pitch can be mounted on a single wiring board.
FIGS. 7(a), 7(b) and 7(c) a schematic plan views showing partially pad arrays of the chips for buffer, for memory and for control incorporated in the MCM shown in
FIGS. 8(a), 8(b) and 8(c) are schematic sectional views showing schematic configurations of the chips for buffer, for memory and for control incorporated in the MCM;
FIGS. 11(a) and 11(b) are schematic sectional views for explaining a process of forming a stud bump on an electrode pad in the chip for memory in manufacturing the MCM according to the first embodiment;
FIGS. 16(a), 16(b) and 16(c) are schematic plan views of a chip for memory showing another bump array pattern in the MCM according to the first embodiment;
Embodiments of the present invention will be described in detail hereinunder with reference to the drawings. In all of the drawings for illustrating the embodiments, the portions having the same functions are identified by the same reference numerals and repeated explanations thereof will be omitted.
As shown in
As shown in
The buffer chips 10, memory chips 12, control chip 14 and arithmetic chip 16 are formed in a square or rectangular shape in plan. In this embodiment, the buffer chips 10 and memory chips 12 are each formed in a rectangular shape, while the control chip 14 and arithmetic chip 16 are each formed in a square shape.
The buffer chips 10, memory chips 12, control chip 14 and arithmetic chip 16 each mainly comprise a semiconductor substrate, a multi-layer interconnection comprising insulating layers and wiring layers stacked in plural stages on a circuit-formed surface of the semiconductor substrate, and a surface protecting layer (final protection) formed so as to cover the multi-layer interconnection. For example, the semiconductor substrate is formed of a single crystal silicon, the insulating layer is formed by a silicon oxide film, and the interconnection is formed by a metallic film such as aluminum (Al) or aluminum alloy film. A surface protecting film of the memory chips 12 is formed using, for example, a polyimide resin capable of improving an anti-α ray strength in memory. Surface protecting films of the buffer chips 10, control chip 14 and arithmetic chip 16 are each formed by an insulating film such as, for example, a silicon oxide or silicon nitride film, or an organic insulating film. As to the arithmetic chip 16, a further explanation thereof will be omitted because it is of substantially the same configuration as the buffer chips 10.
In each of the buffer chips 10, memory chips 12 and control chip 14, plural electrode pads (10a, 12a, 14a) are formed on a circuit-formed surface (10X, 12X, 14X) which is one main surface out of one main surface and the other main surface opposed to each other, as shown in
As shown in FIG. 7(a), the electrode pads 10a of each buffer chip 10 are arranged along sides of a circuit-formed surface 10X of the buffer chip. As shown in FIG. 7(b), the electrode pads 12a of each memory chip 12 are arranged along a central region which extends along a long-side center line out of two center lines in long (X) and short (Y) directions crossing each other of the circuit-formed surface 12X of the memory chip 12. As shown in FIG. 7(c), the electrode pads 14a of the control chip 14 are arranged along sides of the circuit-formed surface 14X of the control chip. Thus, the electrode pads of each buffer chip 10 and the control chip 14 are arranged in a four-side pad array, while the electrode pads 12a of the memory chip 12 are arranged in a central pad array.
As shown in FIG. 8(a), a stud bump 11 is formed of, for example, gold (Au) as a salient electrode on each electrode pad 10a of each buffer chip 10. As shown in FIG. 8(b), a stud bump 13 is formed of, for example, Au as a salient electrode on each electrode pad 12a of each memory chip 12. Further, as shown in FIG. 8(c), a stud bump 15 is formed of, for example, Au as a salient electrode on each electrode pad 14a of the control chip 14. These stud bumps (11, 13, 15) are formed, for example, by a ball bonding method which uses Au wire and which utilizes both thermocompression bonding and ultrasonic oscillation. According to the ball bonding method, a ball is formed at the tip of Au wire and is then compression-bonded to an electrode pad on a chip under the application of ultrasonic oscillation, thereafter Au wire is cut off from the ball portion to form a bump. Thus, the stud bump formed on the electrode pad is firmly connected to the electrode pad.
In the top wiring layer of the soft layer 4 in the wiring board 1 are formed plural lines 5 (see FIG. 3), plural lines 6 (see FIG. 4), plural lines 7 (see FIG. 5), and plural electrode pads 8 (see FIG. 6), though these are not illustrated in detail.
As shown in
As shown in
As shown in
As shown in
The plural connection parts 5a, 6a, 7a, and the plural electrode pads 8 are arranged in bottoms of the openings 9a, 9b, 9c, and 9d, respectively. Thus, the wiring board 2 has the plural connection parts 5a, 6a, 7a and the plural electrode pads 8 exposed on a surface of the wiring board 2 at positions deeper than one main surface 2X in the depth direction from one main surface 2X.
As shown in
The plural stud bumps 11 are disposed between the electrode pads 10a of each buffer chip 10 and the connection parts 5a of the wiring board 2 to provide an electrical connection between the two. The stud bumps 11 are compression-bonded to the connection parts 5a of the wiring board 2 with a thermoshrinking force (a shrinking force developed upon return from a heated state to a state of normal temperature) or a thermocuring shrinking force (a shrinking force developed upon curing of a thermosetting resin) of the anisotropic conductive resin 20 interposed between the wiring board 2 and the buffer chip 10. A portion of a large number of conductive particles mixed into the anisotropic conductive resin 20 is interposed between the stud bumps 11 and the connection parts 5a of the wiring board 2.
The connection parts 5a of the wiring board 2 are each recessed in the depth direction of the wiring board 2. Each stud bump 11 and the associated connection part 5a are connected together in the interior of each such recess. By thus connecting the stud bump 11 and the connection part 5a in the interior of the recess, the volume of the anisotropic conductive resin 20 between one main surface 2X of the wiring board 2 and the circuit-formed surface 10X of each buffer chip 10 can be diminished by an amount corresponding to the depression quantity of the recess.
The stud bumps 11 are connected in the opening 9a formed in the insulating film 9 to the connection parts 5a disposed in the bottom of the opening 9a. That is, the stud bumps 11 are connected to the connection parts 5a which are disposed at a deeper position than one main surface 2X of the wiring board 2 in the depth direction from one main surface 2X. By thus disposing the connection parts 5a at a position deeper than the one main surface 2X of the wiring board 2, the volume of the anisotropic conductive resin 20 between one main surface 2X of the wiring board 2 and the circuit-formed surface 10X of the buffer chip 10 can be diminished by an amount corresponding to the depth from one main surface 2X to the connection parts 5a.
The recess of each connection part 5a is formed by an elastic deformation of the connection part 5a and the soft layer 4. The recess thus based on such an elastic deformation can be formed with a compression-bonding force used at the time of mounting the buffer chip 10 onto one main surface of the wiring board 2. In case of forming the recess by an elastic deformation of each connection part 5a and the soft layer 4, an elastic force of the connection part 5a and the soft layer 4 acts on the associated stud bump 11, so that the compression-bonding force between the stud bump 11 and the connection part 5a increases.
Even if the spacing between one main surface 2X of the wiring board 2 and the circuit-formed surface 10X of the buffer chip 10 expands due to expansion in the thickness direction of the anisotropic conductive resin 20 and the stud bumps move upward accordingly, the depression quantity of the recess in each connection part 5a varies following the movement of the associated stud bump 11, so that the connection parts 5a of the wiring board 5 and the stud bumps 11 can be kept connected.
As shown in
The plural stud bumps 13 are each disposed between each electrode pad 12a of the memory chip 12 and each connection part 6a of the wiring board 2 to provide an electric connection between the two. The stud bumps 13 are compression-bonded to the connection parts 6a of the wiring board 2 with a thermoshrinking force or a thermocuring shrinking force of the anisotropic conductive resin 20 interposed between the wiring board 2 and the memory chip 12. A portion of a large number of conductive particles mixed into the anisotropic conductive resin 20 is interposed between the stud bumps 13 and the connection parts 6a of the wiring board 1.
The connection parts 6a of the wiring board 2 are each recessed in the depth direction of the wiring board, and each stud bump 13 and the associated connection part 6a are connected together in the interior of each such recess as is the case with the buffer chip 10. The stud bumps 13 are connected through the opening 9b formed in the insulating film 9 to the conenctions 6a disposed in the bottom of the opening 9b. Thus, similarly to the case with the buffer chip 10, the stud bumps 13 are connected to the connection parts 6a which are disposed in a deeper position than one main surface 2X of the wiring board 2 in the depth direction from one main surface 2X.
As shown in
The plural stud bumps 15 are each disposed between each electrode pad 14a of the control chip 14 and each connection part 7a of the wiring board 2 to provide an electrical connection between the two. The stud bumps 15 are compression-bonded to the connection parts 7a of the wiring board 2 with a thermoshrinking force or a thermocuring shrinking force of the anisotropic conductive resin 20 interposed between the wiring board 2 and the control chip 14. Between the stud bumps 15 and the connection parts 7a of the wiring board 2 is interposed a portion of a large number of conductive particles mixed into the anisotropic conductive resin 20.
The connection parts 7a of the wiring board 2 are recessed in the depth direction of the wiring board 2, and as the case with each buffer chip 10, each stud bump 15 and the associated connection 7a are connected together in the interior of each such recess. The stud bumps 15 are connected through the opening 9c formed in the insulating film 9 to the connection parts 7a disposed in the bottom of the opening 9c. That is, as is the case with the buffer chip 10, the stud bumps 15 are connected to the connection parts 7a disposed at a deeper position than one main surface 2X of the wiring board 2 in the depth direction from one main surface 2X.
As shown in
As shown in
In the case of a chip wherein the stud bump height is larger than the depth from one main surface 2X of the wiring board 2 to the connection parts 5a, 6a, 7a of the same board, the connection parts of the wiring board 2 and the stud bumps can be connected together easily, but in the case of a chip wherein the stud bump height is smaller than the depth from one main surface 2X of the wiring board 2 to the connection parts of the same board, the connection parts of the wiring board 2 and the stud bumps are difficult to be connected.
Therefore, in a chip having a narrow pad array pitch, namely, having a small plane size of electrode pads, the adoption of a multi-stage stud bump structure is effective in increasing the bump height. In this embodiment, as shown in
By thus setting the chips different in array pitch almost equal in stud bump height, the stud bumps 13, 15 can be connected to the connection parts 6a, 7a of the wiring board 2 also in the memory chips 12 and control chip 14 which are narrow in pad array pitch.
As shown in FIG. 7(b), electrode pads 12b of each memory chip 12 are arranged in a central pad array. Also, the stud bumps 13 formed on the electrode pads 12b are arranged in a central bump array. Thus, in the case where the memory chip 12 with the stud bumps 13 arranged in a central bump array is used in flip chip mounting, the memory chip 12 tilts with respect to the main surface 2X of the wiring board 2 because the chip 12 is not well-balanced.
Effective as a measure against such unbalanced bump array in the memory chip 12 is to arrange the connection parts 6a of the wiring board 2 at a deeper position than one main surface 2X of the wiring board 2 in the depth direction from one main surface. In this embodiment, as shown in
For disposing the connection parts 6a at a deeper position than one main surface 2X of the wiring board 2 and thereby suppressing the tilt of the memory chip 12 relative to one main surface 2X of the wiring board, it is necessary to form the insulating film 9 and the opening 9b in such a manner as to be present straddling the peripheral edge of the memory chip 12. That is, the plane size of the insulating film 9 is set larger than that of each memory chip 12 and the plane size of the opening 9b is made smaller than that of the memory chip 12, as shown in FIG. 10. In this embodiment, the insulating film 9 is formed in a plane size which covers substantially the whole area of the wiring board 2, and the opening 9b is formed in a plane size smaller than the plane size of the memory chip 12. Further, the opening 9b is formed in a rectangular plane shape extending in the arranged direction of the connection parts 6a of the wiring board 2.
Next, a method of manufacturing the MCM 1 will be described below with reference to
FIGS. 11(a) and 11(b) are schematic sectional views for explaining a process of forming a stud bump of a multistage bump structure,
First, electronic components 10, 12, 14, 16, 17, 18, 19 to be mounted on the wiring board 2 are provided.
Next, stud bumps are formed on the electrode pads of the buffer chips 10, memory chips 12, control chip 14 and arithmetic chip 16 in accordance with the ball bonding method. For the buffer chips 10 and arithmetic chip 16 there are formed stud bumps of a single stage bump structure. For the memory chips 12 and control chip 14 there are formed stud bumps of a multi-stage bump structure (two stages in this embodiment). With each memory chip 12 as an example, a description will now be given about a method of forming a stud bump of a two-stage bump structure. First, a memory chip 12 is mounted on a heat stage 25, then as shown in FIG. 11(a), a base bump 13a is formed on an electrode pad 12a of the memory chip 12 in accordance with the ball bonding method, and thereafter a stack bump 13b is formed on the base bump 13a, as shown in FIG. 11(b). By further forming a stack bump on the stack bump 13b there can be formed a stud bump of a three- or more stage bump structure.
Next, an anisotropic conductive resin 20 which has been processed in sheet (film) form is affixed to a buffer chip mounting area on one main surface 2X of the wiring board 2. As the anisotropic conductive resin 20 there is used, for example, an epoxy thermosetting resin with a large number of conductive particles mixed therein.
Next, the wiring board 2 is mounted onto a stage 26A and thereafter, as shown in
Next, the wiring board 2 is mounted onto a heat stage 26B, then, as shown in
Next, by the same mounting method as that for the buffer chip 10, the arithmetic chip 16 is mounted in an arithmetic chip mounting area on one main surface 2X of the wiring board 2.
Next, an anisotropic conductive resin 20 which has been processed in sheet (film) form is affixed to the memory chip mounting area on one main surface 2X of the wiring board 2. As the anisotropic conductive resin 20 there is used, for example an epoxy thermosetting resin with a large number of conductive particles mixed therein.
Next, the wiring board 2 is mounted onto the stage 26A, thereafter, as shown in
Next, the wiring board is mounted onto the heat stage 26B, thereafter, as shown in
In this process, moreover, since each stud bump is of a multi-stage bump structure, the stud bump can be connected to the associated connection part 6a of the wiring board 2 even in the memory chip 12 whose pad array pitch is narrow.
Further, in this process, since the connection part 6a is located at a position deeper than one main surface 2X of the wiring board 2 by the insulating film 9 which is formed above the connection part 6a, the height of the stud bump 13 is absorbed by the depth from one main surface 2X of the wiring board 2 to the connection part 6a and hence the spacing between one main surface 2X of the wiring board 2 and the circuit-formed surface 12X of the semiconductor chip 12 becomes narrow. If the spacing between one main surface 2X of the wiring board and the memory chip circuit-formed surface 12X becomes narrow, even if the memory chip 12 tilts in the course of the mounting process for example, one main surface 2X of the wiring board supports the memory chip 12, and thus it is possible to prevent the memory chip 12 from tilting to such an extent as poses a problem in the structure after the mounting.
Where a particulate substance such as conductive particles or silica filler is contained in the bonding resin for bonding the chip, the particulate substance is sandwiched between one main surface 2X of the wiring board 2 and the circuit-formed surface 12X of the memory chip 12, so that the tilting of the memory chip 12 in the semiconductor chip mounting process is further suppressed.
Also, when the viscosity of the bonding resin 20 in the semiconductor chip mounting process is high, the tilting of the memory chip 12 is suppressed with a resisting force against flowing of the bonding resin. Thus, by any of such mechanisms it is possible to suppress tilting of the memory chip 12 with respect to one main surface 2X of the wiring board 2.
Next, by the same mounting method as that for the memory chip 12, the control chip 14 is mounted in a control chip mounting area on one main surface 2X of the wiring board 2. Also in the control chip 14 whose pad array pitch is narrow, each stud bump 15 can be connected to the associated connection part 7a of the wiring board 2.
The chip mounting order is not limited to the above order. For example, the memory chip and the control chip may be mounted first.
Next, solder paste 21 is applied onto the electrode pads 8 of the wiring board 2, and then passive components 17, 18, 19 are disposed on the electrode pads, followed by heat treatment to melt the solder paste 21 to fix the electrodes of the passive components and the electrode pads of the wiring board 2 to each other.
Then, ball-like solder bumps 22 as connecting terminals are formed respectively on the surfaces of plural electrode pads disposed on the back side opposed to one main surface of the wiring board 2, whereby the MCM 1 of this embodiment is almost completed.
Thus, according to this embodiment there are obtained the following effects.
(1) In the MCM 1, the plural connection parts 6a are disposed at a deeper position than one main surface 2X of the wiring board 2 in the depth direction from one main surface 2X. According to this configuration, at the time of flip-chip-mounting the unbalanced bump-array memory chip 12, the height of the stud bumps 13 is absorbed by the depth from one main surface 2X of the wiring board 2 to the connection parts 6a, with consequent narrowing of the spacing between one main surface 2X of the wiring board 2 and the circuit-formed surface 12X of the memory chip 12, whereby it is possible to suppress tilting of the memory chip 12 with respect to one main surface 2X of the wiring board 2.
(2) In the MCM 1, the wiring board 2 has the insulating film 9 comprising one main surface 2X on its own top surface, the opening 9b formed in the insulating film 9, and the connection parts 6a disposed in the bottom of the opening 9b. The insulating film 9 controls wetting and spreading of solder for soldered components (17, 18 and 19 in this embodiment) at the time of mounting of the components and ensures a sufficient bonding force of flip chip components (10, 12 and 14 in this embodiment) at the time of mounting of the components. According to this configuration, it is possible to easily form the wiring board 2 wherein plural connection parts 6a are disposed at a deeper position than one main surface 2X of the wiring board 2 in the depth direction from one main surface 2X, so that it is possible to provide the MCM 1 wherein unbalanced bump-array memory chips 12 are mounted on one main surface 2X of the wiring board 2 in accordance with the flip-chip method.
(3) In the MCM 1, the stud bumps 13, 15 of the memory chips 12 and control chip 14 each having a narrow pad array pitch are of a multi-stage bump structure. According to this configuration, even in the memory chips 12 and control chip 14 each having a narrow pad array pitch, the stud bumps (13, 15) can be connected to the connection parts (6a, 7a) of the wiring board 2, so that the buffer chips 10, memory chips 12, control chip 14 and arithmetic chip 16, which are different in pad array pitch, can be mounted on a single wiring board 2.
Although in this embodiment a central bump array has been described as an example of an unbalanced bump array on a chip, there are such other unbalanced bump arrays on a chip shown in FIGS. 16(a)-16(c). FIG. 16(a) shows a central bump array wherein plural stud bumps 13 are arranged in a zigzag fashion. FIG. 16(b) shows a central bump array wherein plural stud bumps 13 are arranged in different stages. FIG. 16(c) shows a one-side bump array. Further examples of unbalanced bump arrays on a chip include one wherein a circuit-formed surface of a chip is divided into three equal areas and stud bumps are arranged in one of the three areas and one wherein the center of gravity of a semiconductor chip lies outside a polygon formed by joining bumps.
The stud bumps 13 used in this embodiment are of a two-stage bump structure to increase their height, but according to the depth from one main surface 2X of the wiring board 2 to the connection parts 6a and a plane size of each electrode pad 12a, there may be adopted such a three-stage bump structure as shown in
Although in the two-stage bump structure adopted in this embodiment the base bump 13a and the stack bump 13b are almost equal in diameter, there may be adopted such a two-stage bump structure as shown in
Although in this embodiment stud bumps are used as salient electrodes formed on electrode pads of each semiconductor chip, no limitation is made thereto. For example, there may be used solder bumps having a composition of Pb-Sn. In this case, the solder bumps used are made of a material melting higher than the thermocompression bonding temperature which is adopted in mounting the semiconductor chip.
Although in this embodiment the salient electrodes interposed between the electrode pads of each semiconductor chip and the connection parts of the wiring board are formed beforehand on the electrode pads of the chip, the salient electrodes may be formed beforehand on the connection parts of the wiring board.
Although in this embodiment a sheet-like anisotropic conductive resin is used as the bonding resin for bonding and fixing each semiconductor chip onto the wiring board, this constitutes no limitation. For example, there may be used an anisotropic conductive resin paste (ACP: Anisotropic Conductive Paste) or a sheet-like non-conductive resin (NCF: Non Conductive Film).
Now, a description will be given about the improvement of connection reliability in a moisture resistance test, with reference to
In a flip-chip mounting structure using the anisotropic conductive resin 20, it is important to ensure a high connection reliability in a moisture resistance test. Having evaluated moisture resistance for different thicknesses of the insulating film 9 in the wiring board 2, the present inventors found out that the connection life between the connection parts 6a of the wiring board 2 and the stud bumps 13 was improved by thinning the insulating film 9. This is presumed to be for the following reason.
In the ACF mounting method, with reference to a memory chip 12 as an example, the memory chip 12 is put on the wiring board 2 through the anisotropic conductive resin 20 and is then compression-bonded onto the wiring board under heating, whereby it is fixed onto the wiring board, while stud bumps 13 are connected electrically to the connection parts 6a of the wiring board 2. At this time, the anisotropic conductive resin 20 is charged into the opening 9b formed in the insulating film 9. The anisotropic conductive resin 20 possesses a characteristic such that after curing thereof, its volume expands due to moisture absorption. The anisotropic conductive resin 20 charged into the opening 9b in the stud bumps is thicker than the anisotropic conductive resin 20 charged between one main surface 2X of the wiring board 2 and the circuit-formed surface 12X of each memory chip 12, so that the amount of displacement resulting from expansion caused by moisture absorption also becomes large. When the recovery from an elastic deformation of the soft layer 4 in the wiring board 2 can no longer follow the displacement between one main surface 2X of the wiring board 2 and the circuit-formed surface 12X of the memory chip 12 which displacement is caused by a hygroscopic expansion of the anisotropic conductive resin 20, there occurs connection imperfection between the stud bumps 13 and the connection parts 6a of the wiring board 2. Since the depth of the opening 9b depends on the thickness of the insulating film 9, the thinner the insulating film 9, the shallower the opening 9b, so that the volume of the anisotropic conductive resin 20 in the interior of the opening 9b becomes smaller. Thus, it is presumed that the connection life between the connection parts 6a of the wiring board and the stud bumps 13 is improved by thinning the insulating film 9.
The following are an example of evaluation results obtained under the conditions of temperature 85°C C. and humidity 85%.
(1) When the thickness 9t (see
(2) When the thickness 9t of the insulating film 9 on the line 6 was set at 20 [μm], the connection life was not shorter than 500 h.
(3) When the thickness 9t of the insulating film 9 on the line was set at 15 [μm], the connection life was not shorter than 500 h.
Judging from the above results, it is preferable that the thickness 9t of the insulating film 9 on the line 6 be not larger than 20 [μm].
As the case may be, a large number of fillers are mixed into the insulating film 9. In such a case, it is necessary that the thickness 9t of the insulating film 9 on the line 6 be made larger than the filler of the largest particle diameter out of the fillers mixed into the insulating film. If the thickness 9t of the insulating film 9 is made smaller than the filler of the largest particle diameter, the filler will jump out from the insulating film 9.
When the stud bumps 13 are made small for reliability improvement and the thickness 9t of the insulating film 9 is made small accordingly, if the insulating film thickness 9t becomes so small as to be unsuitable for controlling wetting and spreading of solder of soldered components formed in surrounding positions, the insulating film thickness may be changed so as to be optimum, depending on places on the wiring board 2.
Although the present invention has been described above concretely on the basis of the above embodiments, it is apparent that the invention is not limited to those embodiments and that various modifications may be made within the scope not departing from the basic principles of the invention.
The following is a brief description of typical effects attained by the present invention.
It is possible to suppress tilting of a semiconductor chip relative to one main surface of a wiring board.
Plural types of semiconductor chips different in array pitch can be mounted on a single wiring board.
Kado, Yoshiyuki, Sato, Toshihiko, Imasu, Satoshi, Yoshida, Ikuo, Naito, Takahiro, Taguchi, Kazuyuki, Kishikawa, Norio
Patent | Priority | Assignee | Title |
10217712, | Dec 16 2016 | Advanced Semiconductor Engineering, Inc. | Semiconductor package and semiconductor process for manufacturing the same |
6756251, | Aug 21 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of manufacturing microelectronic devices, including methods of underfilling microelectronic components through an underfill aperture |
6770509, | Jun 14 2001 | ASK S.A. | Method for connecting a chip to an antenna in a contactless smart card radio frequency identification device |
6881074, | Sep 29 2003 | Cookson Electronics, Inc. | Electrical circuit assembly with micro-socket |
6890797, | Feb 09 2001 | Taiwan Semiconductor Manufacturing Company, Ltd | Method of making a surface mountable semiconductor device using a flexible foil and a semiconductor device obtained by means of said method |
6975035, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus for dielectric filling of flip chip on interposer assembly |
7049217, | Oct 28 2003 | Fujitsu Limited | Method of forming multi-piled bump |
7087460, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods for assembly and packaging of flip chip configured dice with interposer |
7087994, | Aug 21 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Microelectronic devices including underfill apertures |
7112520, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor die packages with recessed interconnecting structures and methods for assembling the same |
7115986, | May 02 2001 | Round Rock Research, LLC | Flexible ball grid array chip scale packages |
7122907, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Interposer substrate and wafer scale interposer substrate member for use with flip-chip configured semiconductor dice |
7129584, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Elimination of RDL using tape base flip chip on flex for die stacking |
7145225, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Interposer configured to reduce the profiles of semiconductor device assemblies and packages including the same and methods |
7161237, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Flip chip packaging using recessed interposer terminals |
7176569, | Feb 14 2003 | Renesas Technology Corp.; Renesas Eastern Japan Semiconductor, Inc. | Semiconductor device and method of manufacturing the same |
7189593, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Elimination of RDL using tape base flip chip on flex for die stacking |
7221058, | Nov 27 2003 | Denso Corporation | Substrate for mounting semiconductor chip, mounting structure of semiconductor chip, and mounting method of semiconductor chip |
7230330, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor die packages with recessed interconnecting structures |
7268437, | May 14 2004 | Advanced Semiconductor Engineering, Inc. | Semiconductor package with encapsulated passive component |
7320933, | Aug 20 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Double bumping of flexible substrate for first and second level interconnects |
7348215, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods for assembly and packaging of flip chip configured dice with interposer |
7397669, | Sep 12 2005 | Fujitsu Component Limited | Semiconductor device mounting socket |
7485562, | Aug 27 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of making multichip wafer level packages and computing systems incorporating same |
7531906, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Flip chip packaging using recessed interposer terminals |
7534660, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods for assembly and packaging of flip chip configured dice with interposer |
7569473, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming semiconductor assemblies |
7902648, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Interposer configured to reduce the profiles of semiconductor device assemblies, packages including the same, and methods |
7915718, | Mar 04 2002 | Micron Technology, Inc | Apparatus for flip-chip packaging providing testing capability |
7928566, | Dec 27 2006 | Panasonic Corporation | Conductive bump, method for manufacturing the conductive bump, semiconductor device and method for manufacturing the semiconductor device |
7948764, | Sep 24 2004 | IDEMIA FRANCE | Method for mounting an electronic component on a preferably soft support, and resulting electronic entity, such as a passport |
7960270, | Jan 07 2002 | Qualcomm Incorporated | Method for fabricating circuit component |
8125065, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Elimination of RDL using tape base flip chip on flex for die stacking |
8269326, | Mar 04 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor device assemblies |
8441113, | Jan 09 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Elimination of RDL using tape base flip chip on flex for die stacking |
8461679, | Jan 22 2002 | Qualcomm Incorporated | Method for fabricating circuit component |
8873247, | Jul 22 2010 | Longitude Licensing Limited | Device and manufacturing method of the same |
8890336, | Jan 07 2002 | Qualcomm Incorporated | Cylindrical bonding structure and method of manufacture |
9144186, | May 18 2012 | FUJI ELECTRIC FA COMPONENTS & SYSTEMS CO , LTD | Method of mounting electronic parts on surface mounting substrate using a film resist standoff |
9147627, | Dec 08 2005 | Semiconductor Components Industries, LLC | Flip chip MLP with conductive ink |
9351436, | Mar 08 2013 | Cochlear Limited | Stud bump bonding in implantable medical devices |
9472742, | May 28 2014 | SUZHOU LEKIN SEMICONDUCTOR CO , LTD | Light emitting device and light unit having the same |
D933618, | Oct 31 2018 | Asahi Kasei Microdevices Corporation | Semiconductor module |
Patent | Priority | Assignee | Title |
5075965, | Nov 05 1990 | International Business Machines | Low temperature controlled collapse chip attach process |
5298460, | Jan 23 1990 | Sumitomo Electric Industries, Ltd. | Substrate for packaging a semiconductor device |
5598036, | Jun 15 1995 | TRANSPACIFIC IP I LTD | Ball grid array having reduced mechanical stress |
5615827, | May 31 1994 | GLOBALFOUNDRIES Inc | Flux composition and corresponding soldering method |
5742100, | Mar 27 1995 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Structure having flip-chip connected substrates |
5768109, | Jun 26 1991 | Hughes Electronics | Multi-layer circuit board and semiconductor flip chip connection |
5874780, | Jul 27 1995 | Godo Kaisha IP Bridge 1 | Method of mounting a semiconductor device to a substrate and a mounted structure |
6125043, | Nov 12 1997 | MARCONI UK INTELLECTUAL PROPERTY LTD | Circuit board arrangement with accurately positioned components mounted thereon |
6191493, | Feb 18 1993 | Renesas Electronics Corporation | Resin seal semiconductor package and manufacturing method of the same |
6204563, | Jan 19 1998 | OKI SEMICONDUCTOR CO , LTD | Semiconductor device |
6208525, | Mar 27 1997 | Hitachi, LTD; HITACHI HOKKAI SEMICONDUCTOR, LTD | Process for mounting electronic device and semiconductor device |
6214716, | Sep 30 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor substrate-based BGA interconnection and methods of farication same |
6281581, | Mar 12 1997 | Invensas Corporation | Substrate structure for improving attachment reliability of semiconductor chips and modules |
6310780, | Nov 05 1997 | NEC Corporation | Surface mount assembly for electronic components |
6324067, | Nov 16 1995 | Matsushita Electric Industrial Co., Ltd. | Printed wiring board and assembly of the same |
6358762, | Sep 27 1999 | Hitachi, Ltd. | Manufacture method for semiconductor inspection apparatus |
20020050652, | |||
JP10270496, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 18 2001 | IMASU, SATOSHI | Hitachi, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012055 | /0125 | |
Jun 18 2001 | YOSHIDA, IKUO | Hitachi, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012055 | /0125 | |
Jun 19 2001 | TAGUCHI, KAZUYUKI | Hitachi, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012055 | /0125 | |
Jun 19 2001 | KISHIKAWA, NORIO | Hitachi, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012055 | /0125 | |
Jun 19 2001 | KADO, YOSHIYUKI | Hitachi, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012055 | /0125 | |
Jun 19 2001 | SATO, TOSHIHIKO | Hitachi, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012055 | /0125 | |
Jun 19 2001 | NAITO, TAKAHIRO | Hitachi, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012055 | /0125 | |
Aug 06 2001 | Hitachi, Ltd. | (assignment on the face of the patent) | / | |||
Mar 07 2011 | Hitachi, LTD | Renesas Electronics Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026109 | /0528 | |
Aug 06 2015 | Renesas Electronics Corporation | Renesas Electronics Corporation | CHANGE OF ADDRESS | 044928 | /0001 |
Date | Maintenance Fee Events |
Jun 04 2004 | ASPN: Payor Number Assigned. |
Jan 04 2006 | RMPN: Payer Number De-assigned. |
Jan 11 2006 | ASPN: Payor Number Assigned. |
May 19 2006 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 12 2010 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 14 2014 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 10 2005 | 4 years fee payment window open |
Jun 10 2006 | 6 months grace period start (w surcharge) |
Dec 10 2006 | patent expiry (for year 4) |
Dec 10 2008 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 10 2009 | 8 years fee payment window open |
Jun 10 2010 | 6 months grace period start (w surcharge) |
Dec 10 2010 | patent expiry (for year 8) |
Dec 10 2012 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 10 2013 | 12 years fee payment window open |
Jun 10 2014 | 6 months grace period start (w surcharge) |
Dec 10 2014 | patent expiry (for year 12) |
Dec 10 2016 | 2 years to revive unintentionally abandoned end. (for year 12) |